2020-11-10 22:13:57 +08:00
|
|
|
#![deny(warnings)]
|
2019-11-24 22:04:29 +08:00
|
|
|
#![allow(clippy::missing_safety_doc)]
|
2019-03-18 19:56:26 +08:00
|
|
|
#![no_std]
|
|
|
|
#![no_main]
|
2019-10-22 21:43:49 +08:00
|
|
|
#![cfg_attr(feature = "nightly", feature(asm))]
|
2019-03-18 19:56:26 +08:00
|
|
|
// Enable returning `!`
|
2019-10-22 21:43:49 +08:00
|
|
|
#![cfg_attr(feature = "nightly", feature(never_type))]
|
|
|
|
#![cfg_attr(feature = "nightly", feature(core_intrinsics))]
|
2019-03-18 19:56:26 +08:00
|
|
|
|
2019-06-07 17:26:24 +08:00
|
|
|
#[inline(never)]
|
|
|
|
#[panic_handler]
|
2019-10-22 21:43:49 +08:00
|
|
|
#[cfg(all(feature = "nightly", not(feature = "semihosting")))]
|
2019-06-07 17:26:24 +08:00
|
|
|
fn panic(_info: &core::panic::PanicInfo) -> ! {
|
2020-06-09 00:36:29 +08:00
|
|
|
let gpiod = unsafe { &*hal::stm32::GPIOD::ptr() };
|
2019-11-24 22:09:52 +08:00
|
|
|
gpiod.odr.modify(|_, w| w.odr6().high().odr12().high()); // FP_LED_1, FP_LED_3
|
|
|
|
unsafe {
|
|
|
|
core::intrinsics::abort();
|
|
|
|
}
|
2019-06-07 17:26:24 +08:00
|
|
|
}
|
|
|
|
|
2019-03-18 19:56:26 +08:00
|
|
|
#[cfg(feature = "semihosting")]
|
|
|
|
extern crate panic_semihosting;
|
|
|
|
|
2019-10-22 21:43:49 +08:00
|
|
|
#[cfg(not(any(feature = "nightly", feature = "semihosting")))]
|
|
|
|
extern crate panic_halt;
|
|
|
|
|
2019-03-18 19:56:26 +08:00
|
|
|
#[macro_use]
|
|
|
|
extern crate log;
|
|
|
|
|
2019-06-03 23:06:11 +08:00
|
|
|
// use core::sync::atomic::{AtomicU32, AtomicBool, Ordering};
|
2020-06-16 22:22:12 +08:00
|
|
|
use cortex_m_rt::exception;
|
2020-06-17 18:20:45 +08:00
|
|
|
use rtic::cyccnt::{Instant, U32Ext};
|
2020-04-19 19:37:03 +08:00
|
|
|
use stm32h7xx_hal as hal;
|
2020-06-16 22:22:12 +08:00
|
|
|
use stm32h7xx_hal::prelude::*;
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-06-21 20:30:49 +08:00
|
|
|
use embedded_hal::digital::v2::{InputPin, OutputPin};
|
2019-03-18 19:56:26 +08:00
|
|
|
|
2020-10-26 23:58:29 +08:00
|
|
|
use hal::{
|
2020-11-03 16:36:03 +08:00
|
|
|
dma::{
|
2020-11-03 23:09:00 +08:00
|
|
|
config::Priority,
|
2020-11-03 16:41:45 +08:00
|
|
|
dma::{DMAReq, DmaConfig},
|
2020-11-11 18:57:14 +08:00
|
|
|
traits::TargetAddress,
|
2020-11-03 16:41:45 +08:00
|
|
|
MemoryToPeripheral, PeripheralToMemory, Transfer,
|
2020-11-03 16:36:03 +08:00
|
|
|
},
|
2020-10-28 23:14:48 +08:00
|
|
|
ethernet::{self, PHY},
|
2020-10-26 23:58:29 +08:00
|
|
|
};
|
2020-11-05 15:09:45 +08:00
|
|
|
|
2019-04-23 03:31:59 +08:00
|
|
|
use smoltcp as net;
|
2020-10-30 19:16:28 +08:00
|
|
|
use smoltcp::iface::Routes;
|
2020-10-30 20:32:47 +08:00
|
|
|
use smoltcp::wire::Ipv4Address;
|
2020-04-29 01:07:19 +08:00
|
|
|
|
2020-06-16 22:22:12 +08:00
|
|
|
use heapless::{consts::*, String};
|
2020-06-09 01:13:55 +08:00
|
|
|
|
2020-11-13 17:47:44 +08:00
|
|
|
// The desired sampling frequency of the ADCs.
|
2020-11-03 23:09:00 +08:00
|
|
|
const SAMPLE_FREQUENCY_KHZ: u32 = 500;
|
2020-11-03 17:52:37 +08:00
|
|
|
|
2020-11-13 17:47:44 +08:00
|
|
|
// The desired ADC sample processing buffer size.
|
|
|
|
const SAMPLE_BUFFER_SIZE: usize = 1;
|
|
|
|
|
2020-04-29 01:07:19 +08:00
|
|
|
#[link_section = ".sram3.eth"]
|
|
|
|
static mut DES_RING: ethernet::DesRing = ethernet::DesRing::new();
|
2019-05-24 00:57:00 +08:00
|
|
|
|
2020-11-03 16:36:03 +08:00
|
|
|
mod adc;
|
2020-04-29 17:59:04 +08:00
|
|
|
mod afe;
|
2020-11-03 16:41:45 +08:00
|
|
|
mod dac;
|
2019-11-24 22:09:52 +08:00
|
|
|
mod eeprom;
|
2020-11-09 19:30:02 +08:00
|
|
|
mod hrtimer;
|
2020-06-09 01:13:55 +08:00
|
|
|
mod iir;
|
2020-06-09 20:27:07 +08:00
|
|
|
mod pounder;
|
2020-11-12 01:42:34 +08:00
|
|
|
mod sampling_timer;
|
2020-06-09 01:13:55 +08:00
|
|
|
mod server;
|
2019-09-05 07:54:00 +08:00
|
|
|
|
2020-11-03 23:09:00 +08:00
|
|
|
use adc::{Adc0Input, Adc1Input, AdcInputs};
|
2020-11-13 17:47:44 +08:00
|
|
|
use dac::{Dac0Output, Dac1Output, DacOutputs};
|
2020-11-17 17:29:03 +08:00
|
|
|
use pounder::DdsOutput;
|
2020-11-03 16:36:03 +08:00
|
|
|
|
2019-03-18 19:56:26 +08:00
|
|
|
#[cfg(not(feature = "semihosting"))]
|
|
|
|
fn init_log() {}
|
|
|
|
|
|
|
|
#[cfg(feature = "semihosting")]
|
|
|
|
fn init_log() {
|
2019-11-24 22:09:52 +08:00
|
|
|
use cortex_m_log::log::{init as init_log, Logger};
|
|
|
|
use cortex_m_log::printer::semihosting::{hio::HStdout, InterruptOk};
|
2019-03-18 19:56:26 +08:00
|
|
|
use log::LevelFilter;
|
|
|
|
static mut LOGGER: Option<Logger<InterruptOk<HStdout>>> = None;
|
|
|
|
let logger = Logger {
|
2019-04-13 00:13:18 +08:00
|
|
|
inner: InterruptOk::<_>::stdout().unwrap(),
|
2019-03-18 19:56:26 +08:00
|
|
|
level: LevelFilter::Info,
|
|
|
|
};
|
2019-11-24 22:09:52 +08:00
|
|
|
let logger = unsafe { LOGGER.get_or_insert(logger) };
|
2019-03-18 19:56:26 +08:00
|
|
|
|
2019-05-31 00:03:48 +08:00
|
|
|
init_log(logger).unwrap();
|
2019-03-18 19:56:26 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
// Pull in build information (from `built` crate)
|
|
|
|
mod build_info {
|
|
|
|
#![allow(dead_code)]
|
2019-05-24 00:57:00 +08:00
|
|
|
// include!(concat!(env!("OUT_DIR"), "/built.rs"));
|
2019-03-18 19:56:26 +08:00
|
|
|
}
|
|
|
|
|
2020-04-29 01:07:19 +08:00
|
|
|
pub struct NetStorage {
|
|
|
|
ip_addrs: [net::wire::IpCidr; 1],
|
|
|
|
neighbor_cache: [Option<(net::wire::IpAddress, net::iface::Neighbor)>; 8],
|
2020-10-30 20:33:59 +08:00
|
|
|
routes_storage: [Option<(smoltcp::wire::IpCidr, smoltcp::iface::Route)>; 1],
|
2020-04-29 01:07:19 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static mut NET_STORE: NetStorage = NetStorage {
|
|
|
|
// Placeholder for the real IP address, which is initialized at runtime.
|
2020-06-16 22:22:12 +08:00
|
|
|
ip_addrs: [net::wire::IpCidr::Ipv6(
|
|
|
|
net::wire::Ipv6Cidr::SOLICITED_NODE_PREFIX,
|
|
|
|
)],
|
2020-04-29 01:07:19 +08:00
|
|
|
|
|
|
|
neighbor_cache: [None; 8],
|
2020-10-30 19:16:28 +08:00
|
|
|
|
2020-10-30 20:33:59 +08:00
|
|
|
routes_storage: [None; 1],
|
2020-04-29 01:07:19 +08:00
|
|
|
};
|
|
|
|
|
2019-05-31 00:03:48 +08:00
|
|
|
const SCALE: f32 = ((1 << 15) - 1) as f32;
|
2019-03-25 17:08:27 +08:00
|
|
|
|
2019-06-03 23:06:11 +08:00
|
|
|
// static ETHERNET_PENDING: AtomicBool = AtomicBool::new(true);
|
2019-04-23 03:31:59 +08:00
|
|
|
|
2019-04-30 19:42:05 +08:00
|
|
|
const TCP_RX_BUFFER_SIZE: usize = 8192;
|
|
|
|
const TCP_TX_BUFFER_SIZE: usize = 8192;
|
2019-04-23 03:31:59 +08:00
|
|
|
|
2020-06-22 14:31:09 +08:00
|
|
|
type AFE0 = afe::ProgrammableGainAmplifier<
|
2020-04-29 17:59:04 +08:00
|
|
|
hal::gpio::gpiof::PF2<hal::gpio::Output<hal::gpio::PushPull>>,
|
2020-06-16 22:22:12 +08:00
|
|
|
hal::gpio::gpiof::PF5<hal::gpio::Output<hal::gpio::PushPull>>,
|
|
|
|
>;
|
2020-04-29 17:59:04 +08:00
|
|
|
|
2020-06-22 14:31:09 +08:00
|
|
|
type AFE1 = afe::ProgrammableGainAmplifier<
|
2020-04-29 17:59:04 +08:00
|
|
|
hal::gpio::gpiod::PD14<hal::gpio::Output<hal::gpio::PushPull>>,
|
2020-06-16 22:22:12 +08:00
|
|
|
hal::gpio::gpiod::PD15<hal::gpio::Output<hal::gpio::PushPull>>,
|
|
|
|
>;
|
2020-04-29 17:59:04 +08:00
|
|
|
|
2020-06-03 21:46:18 +08:00
|
|
|
macro_rules! route_request {
|
2020-06-03 22:53:25 +08:00
|
|
|
($request:ident,
|
2020-06-10 18:40:44 +08:00
|
|
|
readable_attributes: [$($read_attribute:tt: $getter:tt),*],
|
|
|
|
modifiable_attributes: [$($write_attribute:tt: $TYPE:ty, $setter:tt),*]) => {
|
2020-06-09 20:16:01 +08:00
|
|
|
match $request.req {
|
|
|
|
server::AccessRequest::Read => {
|
|
|
|
match $request.attribute {
|
2020-06-03 21:46:18 +08:00
|
|
|
$(
|
2020-06-09 20:16:01 +08:00
|
|
|
$read_attribute => {
|
2020-06-03 21:46:18 +08:00
|
|
|
let value = match $getter() {
|
|
|
|
Ok(data) => data,
|
2020-06-09 20:16:01 +08:00
|
|
|
Err(_) => return server::Response::error($request.attribute,
|
2020-06-12 00:09:01 +08:00
|
|
|
"Failed to read attribute"),
|
2020-06-03 21:46:18 +08:00
|
|
|
};
|
|
|
|
|
2020-06-10 18:40:44 +08:00
|
|
|
let encoded_data: String<U256> = match serde_json_core::to_string(&value) {
|
2020-06-03 21:46:18 +08:00
|
|
|
Ok(data) => data,
|
2020-06-09 20:16:01 +08:00
|
|
|
Err(_) => return server::Response::error($request.attribute,
|
2020-06-03 21:46:18 +08:00
|
|
|
"Failed to encode attribute value"),
|
|
|
|
};
|
|
|
|
|
2020-06-10 18:40:44 +08:00
|
|
|
server::Response::success($request.attribute, &encoded_data)
|
2020-06-03 21:46:18 +08:00
|
|
|
},
|
|
|
|
)*
|
2020-06-09 20:16:01 +08:00
|
|
|
_ => server::Response::error($request.attribute, "Unknown attribute")
|
2020-06-03 21:46:18 +08:00
|
|
|
}
|
|
|
|
},
|
2020-06-09 20:16:01 +08:00
|
|
|
server::AccessRequest::Write => {
|
|
|
|
match $request.attribute {
|
2020-06-03 21:46:18 +08:00
|
|
|
$(
|
2020-06-09 20:16:01 +08:00
|
|
|
$write_attribute => {
|
2020-06-10 18:40:44 +08:00
|
|
|
let new_value = match serde_json_core::from_str::<$TYPE>(&$request.value) {
|
2020-06-03 21:46:18 +08:00
|
|
|
Ok(data) => data,
|
2020-06-09 20:16:01 +08:00
|
|
|
Err(_) => return server::Response::error($request.attribute,
|
2020-06-03 21:46:18 +08:00
|
|
|
"Failed to decode value"),
|
|
|
|
};
|
|
|
|
|
|
|
|
match $setter(new_value) {
|
2020-06-10 18:40:44 +08:00
|
|
|
Ok(_) => server::Response::success($request.attribute, &$request.value),
|
2020-06-09 20:16:01 +08:00
|
|
|
Err(_) => server::Response::error($request.attribute,
|
2020-06-03 21:46:18 +08:00
|
|
|
"Failed to set attribute"),
|
|
|
|
}
|
|
|
|
}
|
|
|
|
)*
|
2020-06-09 20:16:01 +08:00
|
|
|
_ => server::Response::error($request.attribute, "Unknown attribute")
|
2020-06-03 21:46:18 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2020-06-08 15:36:28 +08:00
|
|
|
|
2020-06-17 18:20:45 +08:00
|
|
|
#[rtic::app(device = stm32h7xx_hal::stm32, peripherals = true, monotonic = rtic::cyccnt::CYCCNT)]
|
2019-05-31 00:03:48 +08:00
|
|
|
const APP: () = {
|
2019-08-26 21:47:42 +08:00
|
|
|
struct Resources {
|
2020-06-22 14:31:09 +08:00
|
|
|
afe0: AFE0,
|
|
|
|
afe1: AFE1,
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-11-03 23:09:00 +08:00
|
|
|
adcs: AdcInputs,
|
|
|
|
dacs: DacOutputs,
|
|
|
|
|
2020-04-29 01:07:19 +08:00
|
|
|
eeprom_i2c: hal::i2c::I2c<hal::stm32::I2C2>,
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-11-17 17:29:03 +08:00
|
|
|
dds_output: DdsOutput,
|
2020-11-09 22:16:44 +08:00
|
|
|
|
2020-06-21 19:36:45 +08:00
|
|
|
// Note: It appears that rustfmt generates a format that GDB cannot recognize, which
|
2020-10-28 22:41:27 +08:00
|
|
|
// results in GDB breakpoints being set improperly.
|
|
|
|
#[rustfmt::skip]
|
2020-06-16 22:22:12 +08:00
|
|
|
net_interface: net::iface::EthernetInterface<
|
|
|
|
'static,
|
|
|
|
'static,
|
|
|
|
'static,
|
2020-10-28 22:41:27 +08:00
|
|
|
ethernet::EthernetDMA<'static>>,
|
2020-10-28 23:14:48 +08:00
|
|
|
eth_mac: ethernet::phy::LAN8742A<ethernet::EthernetMAC>,
|
2020-04-29 01:07:19 +08:00
|
|
|
mac_addr: net::wire::EthernetAddress,
|
2020-04-22 19:36:51 +08:00
|
|
|
|
2020-11-09 19:30:02 +08:00
|
|
|
pounder: Option<pounder::PounderDevices>,
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2019-08-26 21:47:42 +08:00
|
|
|
#[init([[0.; 5]; 2])]
|
2020-06-09 01:13:55 +08:00
|
|
|
iir_state: [iir::IIRState; 2],
|
|
|
|
#[init([iir::IIR { ba: [1., 0., 0., 0., 0.], y_offset: 0., y_min: -SCALE - 1., y_max: SCALE }; 2])]
|
|
|
|
iir_ch: [iir::IIR; 2],
|
2019-08-26 21:47:42 +08:00
|
|
|
}
|
2019-05-31 00:03:48 +08:00
|
|
|
|
2020-04-22 19:36:51 +08:00
|
|
|
#[init]
|
2019-05-31 00:03:48 +08:00
|
|
|
fn init(c: init::Context) -> init::LateResources {
|
2020-04-19 19:37:03 +08:00
|
|
|
let dp = c.device;
|
2020-09-16 14:25:36 +08:00
|
|
|
let mut cp = c.core;
|
2020-04-19 19:37:03 +08:00
|
|
|
|
|
|
|
let pwr = dp.PWR.constrain();
|
|
|
|
let vos = pwr.freeze();
|
|
|
|
|
2020-10-19 23:12:02 +08:00
|
|
|
// Enable SRAM3 for the ethernet descriptor ring.
|
|
|
|
dp.RCC.ahb2enr.modify(|_, w| w.sram3en().set_bit());
|
|
|
|
|
|
|
|
// Clear reset flags.
|
|
|
|
dp.RCC.rsr.write(|w| w.rmvf().set_bit());
|
|
|
|
|
|
|
|
// Select the PLLs for SPI.
|
|
|
|
dp.RCC
|
|
|
|
.d2ccip1r
|
|
|
|
.modify(|_, w| w.spi123sel().pll2_p().spi45sel().pll2_q());
|
|
|
|
|
2020-04-19 19:37:03 +08:00
|
|
|
let rcc = dp.RCC.constrain();
|
2020-10-28 22:51:08 +08:00
|
|
|
let ccdr = rcc
|
2020-06-21 20:39:23 +08:00
|
|
|
.use_hse(8.mhz())
|
2020-04-19 19:37:03 +08:00
|
|
|
.sysclk(400.mhz())
|
|
|
|
.hclk(200.mhz())
|
|
|
|
.per_ck(100.mhz())
|
|
|
|
.pll2_p_ck(100.mhz())
|
|
|
|
.pll2_q_ck(100.mhz())
|
|
|
|
.freeze(vos, &dp.SYSCFG);
|
|
|
|
|
2020-06-09 20:16:49 +08:00
|
|
|
init_log();
|
|
|
|
|
2020-10-28 22:51:08 +08:00
|
|
|
let mut delay = hal::delay::Delay::new(cp.SYST, ccdr.clocks);
|
2020-04-22 01:02:52 +08:00
|
|
|
|
2020-10-28 22:51:08 +08:00
|
|
|
let gpioa = dp.GPIOA.split(ccdr.peripheral.GPIOA);
|
|
|
|
let gpiob = dp.GPIOB.split(ccdr.peripheral.GPIOB);
|
|
|
|
let gpioc = dp.GPIOC.split(ccdr.peripheral.GPIOC);
|
|
|
|
let gpiod = dp.GPIOD.split(ccdr.peripheral.GPIOD);
|
|
|
|
let gpioe = dp.GPIOE.split(ccdr.peripheral.GPIOE);
|
|
|
|
let gpiof = dp.GPIOF.split(ccdr.peripheral.GPIOF);
|
2020-11-09 22:16:44 +08:00
|
|
|
let mut gpiog = dp.GPIOG.split(ccdr.peripheral.GPIOG);
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-06-22 14:31:09 +08:00
|
|
|
let afe0 = {
|
2020-04-29 17:59:04 +08:00
|
|
|
let a0_pin = gpiof.pf2.into_push_pull_output();
|
|
|
|
let a1_pin = gpiof.pf5.into_push_pull_output();
|
|
|
|
afe::ProgrammableGainAmplifier::new(a0_pin, a1_pin)
|
|
|
|
};
|
|
|
|
|
2020-06-22 14:31:09 +08:00
|
|
|
let afe1 = {
|
2020-04-29 17:59:04 +08:00
|
|
|
let a0_pin = gpiod.pd14.into_push_pull_output();
|
|
|
|
let a1_pin = gpiod.pd15.into_push_pull_output();
|
|
|
|
afe::ProgrammableGainAmplifier::new(a0_pin, a1_pin)
|
|
|
|
};
|
|
|
|
|
2020-11-03 16:41:45 +08:00
|
|
|
let dma_streams =
|
|
|
|
hal::dma::dma::StreamsTuple::new(dp.DMA1, ccdr.peripheral.DMA1);
|
2020-10-26 23:58:29 +08:00
|
|
|
|
2020-11-12 01:42:34 +08:00
|
|
|
// Configure timer 2 to trigger conversions for the ADC
|
|
|
|
let timer2 = dp.TIM2.timer(
|
|
|
|
SAMPLE_FREQUENCY_KHZ.khz(),
|
|
|
|
ccdr.peripheral.TIM2,
|
|
|
|
&ccdr.clocks,
|
|
|
|
);
|
|
|
|
|
|
|
|
let mut sampling_timer = sampling_timer::SamplingTimer::new(timer2);
|
|
|
|
let sampling_timer_channels = sampling_timer.channels();
|
|
|
|
|
2020-04-19 19:37:03 +08:00
|
|
|
// Configure the SPI interfaces to the ADCs and DACs.
|
2020-11-03 23:09:00 +08:00
|
|
|
let adcs = {
|
|
|
|
let adc0 = {
|
|
|
|
let spi_miso = gpiob
|
|
|
|
.pb14
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let spi_sck = gpiob
|
|
|
|
.pb10
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _spi_nss = gpiob
|
|
|
|
.pb9
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-11-03 23:09:00 +08:00
|
|
|
let config = hal::spi::Config::new(hal::spi::Mode {
|
|
|
|
polarity: hal::spi::Polarity::IdleHigh,
|
|
|
|
phase: hal::spi::Phase::CaptureOnSecondTransition,
|
|
|
|
})
|
|
|
|
.manage_cs()
|
|
|
|
.suspend_when_inactive()
|
|
|
|
.cs_delay(220e-9);
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-11-03 23:09:00 +08:00
|
|
|
let spi: hal::spi::Spi<_, _, u16> = dp.SPI2.spi(
|
|
|
|
(spi_sck, spi_miso, hal::spi::NoMosi),
|
|
|
|
config,
|
|
|
|
50.mhz(),
|
|
|
|
ccdr.peripheral.SPI2,
|
|
|
|
&ccdr.clocks,
|
|
|
|
);
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-11-12 01:42:34 +08:00
|
|
|
Adc0Input::new(
|
|
|
|
spi,
|
|
|
|
dma_streams.0,
|
|
|
|
dma_streams.1,
|
|
|
|
sampling_timer_channels.ch1,
|
|
|
|
)
|
2020-11-03 23:09:00 +08:00
|
|
|
};
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-11-03 23:09:00 +08:00
|
|
|
let adc1 = {
|
|
|
|
let spi_miso = gpiob
|
|
|
|
.pb4
|
|
|
|
.into_alternate_af6()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let spi_sck = gpioc
|
|
|
|
.pc10
|
|
|
|
.into_alternate_af6()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _spi_nss = gpioa
|
|
|
|
.pa15
|
|
|
|
.into_alternate_af6()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-11-03 23:09:00 +08:00
|
|
|
let config = hal::spi::Config::new(hal::spi::Mode {
|
|
|
|
polarity: hal::spi::Polarity::IdleHigh,
|
|
|
|
phase: hal::spi::Phase::CaptureOnSecondTransition,
|
|
|
|
})
|
|
|
|
.manage_cs()
|
|
|
|
.suspend_when_inactive()
|
|
|
|
.cs_delay(220e-9);
|
|
|
|
|
|
|
|
let spi: hal::spi::Spi<_, _, u16> = dp.SPI3.spi(
|
|
|
|
(spi_sck, spi_miso, hal::spi::NoMosi),
|
|
|
|
config,
|
|
|
|
50.mhz(),
|
|
|
|
ccdr.peripheral.SPI3,
|
|
|
|
&ccdr.clocks,
|
|
|
|
);
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-11-12 01:42:34 +08:00
|
|
|
Adc1Input::new(
|
|
|
|
spi,
|
|
|
|
dma_streams.2,
|
|
|
|
dma_streams.3,
|
|
|
|
sampling_timer_channels.ch2,
|
|
|
|
)
|
2020-11-03 23:09:00 +08:00
|
|
|
};
|
2020-06-09 00:11:14 +08:00
|
|
|
|
2020-11-03 23:09:00 +08:00
|
|
|
AdcInputs::new(adc0, adc1)
|
2020-04-19 19:37:03 +08:00
|
|
|
};
|
|
|
|
|
2020-11-03 23:09:00 +08:00
|
|
|
let dacs = {
|
|
|
|
let _dac_clr_n =
|
|
|
|
gpioe.pe12.into_push_pull_output().set_high().unwrap();
|
|
|
|
let _dac0_ldac_n =
|
|
|
|
gpioe.pe11.into_push_pull_output().set_low().unwrap();
|
|
|
|
let _dac1_ldac_n =
|
|
|
|
gpioe.pe15.into_push_pull_output().set_low().unwrap();
|
2020-06-23 20:13:55 +08:00
|
|
|
|
2020-11-03 16:36:03 +08:00
|
|
|
let dac0_spi = {
|
|
|
|
let spi_miso = gpioe
|
|
|
|
.pe5
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let spi_sck = gpioe
|
|
|
|
.pe2
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _spi_nss = gpioe
|
|
|
|
.pe4
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
2020-06-23 20:13:55 +08:00
|
|
|
|
2020-11-03 16:36:03 +08:00
|
|
|
let config = hal::spi::Config::new(hal::spi::Mode {
|
|
|
|
polarity: hal::spi::Polarity::IdleHigh,
|
|
|
|
phase: hal::spi::Phase::CaptureOnSecondTransition,
|
|
|
|
})
|
|
|
|
.manage_cs()
|
|
|
|
.suspend_when_inactive()
|
|
|
|
.communication_mode(hal::spi::CommunicationMode::Transmitter)
|
|
|
|
.swap_mosi_miso();
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-11-03 16:36:03 +08:00
|
|
|
dp.SPI4.spi(
|
|
|
|
(spi_sck, spi_miso, hal::spi::NoMosi),
|
|
|
|
config,
|
|
|
|
50.mhz(),
|
|
|
|
ccdr.peripheral.SPI4,
|
|
|
|
&ccdr.clocks,
|
|
|
|
)
|
|
|
|
};
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-11-03 16:36:03 +08:00
|
|
|
let dac1_spi = {
|
|
|
|
let spi_miso = gpiof
|
|
|
|
.pf8
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let spi_sck = gpiof
|
|
|
|
.pf7
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _spi_nss = gpiof
|
|
|
|
.pf6
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-11-03 16:36:03 +08:00
|
|
|
let config = hal::spi::Config::new(hal::spi::Mode {
|
|
|
|
polarity: hal::spi::Polarity::IdleHigh,
|
|
|
|
phase: hal::spi::Phase::CaptureOnSecondTransition,
|
|
|
|
})
|
|
|
|
.manage_cs()
|
|
|
|
.communication_mode(hal::spi::CommunicationMode::Transmitter)
|
|
|
|
.suspend_when_inactive()
|
|
|
|
.swap_mosi_miso();
|
|
|
|
|
|
|
|
dp.SPI5.spi(
|
|
|
|
(spi_sck, spi_miso, hal::spi::NoMosi),
|
|
|
|
config,
|
|
|
|
50.mhz(),
|
|
|
|
ccdr.peripheral.SPI5,
|
|
|
|
&ccdr.clocks,
|
|
|
|
)
|
|
|
|
};
|
2020-06-16 22:22:12 +08:00
|
|
|
|
2020-11-13 17:47:44 +08:00
|
|
|
let dac0 = Dac0Output::new(
|
|
|
|
dac0_spi,
|
|
|
|
dma_streams.4,
|
|
|
|
sampling_timer_channels.ch3,
|
2020-11-03 23:09:00 +08:00
|
|
|
);
|
2020-11-13 17:47:44 +08:00
|
|
|
let dac1 = Dac1Output::new(
|
|
|
|
dac1_spi,
|
|
|
|
dma_streams.5,
|
|
|
|
sampling_timer_channels.ch4,
|
|
|
|
);
|
|
|
|
DacOutputs::new(dac0, dac1)
|
2020-04-29 01:07:19 +08:00
|
|
|
};
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-06-10 18:40:44 +08:00
|
|
|
let mut fp_led_0 = gpiod.pd5.into_push_pull_output();
|
|
|
|
let mut fp_led_1 = gpiod.pd6.into_push_pull_output();
|
|
|
|
let mut fp_led_2 = gpiog.pg4.into_push_pull_output();
|
|
|
|
let mut fp_led_3 = gpiod.pd12.into_push_pull_output();
|
|
|
|
|
|
|
|
fp_led_0.set_low().unwrap();
|
|
|
|
fp_led_1.set_low().unwrap();
|
|
|
|
fp_led_2.set_low().unwrap();
|
|
|
|
fp_led_3.set_low().unwrap();
|
|
|
|
|
2020-06-21 20:30:49 +08:00
|
|
|
// Measure the Pounder PGOOD output to detect if pounder is present on Stabilizer.
|
|
|
|
let pounder_pgood = gpiob.pb13.into_pull_down_input();
|
|
|
|
delay.delay_ms(2u8);
|
|
|
|
let pounder_devices = if pounder_pgood.is_high().unwrap() {
|
2020-06-16 22:22:12 +08:00
|
|
|
let ad9959 = {
|
2020-06-09 00:20:10 +08:00
|
|
|
let qspi_interface = {
|
|
|
|
// Instantiate the QUADSPI pins and peripheral interface.
|
2020-10-19 23:12:02 +08:00
|
|
|
let qspi_pins = {
|
|
|
|
let _qspi_ncs = gpioc
|
|
|
|
.pc11
|
|
|
|
.into_alternate_af9()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
|
|
|
|
let clk = gpiob
|
|
|
|
.pb2
|
|
|
|
.into_alternate_af9()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let io0 = gpioe
|
|
|
|
.pe7
|
|
|
|
.into_alternate_af10()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let io1 = gpioe
|
|
|
|
.pe8
|
|
|
|
.into_alternate_af10()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let io2 = gpioe
|
|
|
|
.pe9
|
|
|
|
.into_alternate_af10()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let io3 = gpioe
|
|
|
|
.pe10
|
|
|
|
.into_alternate_af10()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
|
|
|
|
(clk, io0, io1, io2, io3)
|
|
|
|
};
|
|
|
|
|
2020-10-28 22:41:27 +08:00
|
|
|
let qspi = hal::qspi::Qspi::bank2(
|
|
|
|
dp.QUADSPI,
|
|
|
|
qspi_pins,
|
2020-11-09 22:57:58 +08:00
|
|
|
40.mhz(),
|
2020-10-28 22:51:08 +08:00
|
|
|
&ccdr.clocks,
|
|
|
|
ccdr.peripheral.QSPI,
|
2020-10-28 22:41:27 +08:00
|
|
|
);
|
2020-11-09 19:32:32 +08:00
|
|
|
|
2020-06-09 00:20:10 +08:00
|
|
|
pounder::QspiInterface::new(qspi).unwrap()
|
|
|
|
};
|
|
|
|
|
|
|
|
let mut reset_pin = gpioa.pa0.into_push_pull_output();
|
2020-11-17 17:29:03 +08:00
|
|
|
let mut io_update = gpiog.pg7.into_push_pull_output();
|
2020-11-07 18:01:48 +08:00
|
|
|
|
2020-11-09 22:16:44 +08:00
|
|
|
let ad9959 = ad9959::Ad9959::new(
|
2020-06-16 22:22:12 +08:00
|
|
|
qspi_interface,
|
|
|
|
&mut reset_pin,
|
2020-11-09 22:16:44 +08:00
|
|
|
&mut io_update,
|
2020-11-09 19:30:02 +08:00
|
|
|
&mut delay,
|
2020-06-16 22:22:12 +08:00
|
|
|
ad9959::Mode::FourBitSerial,
|
2020-11-09 19:30:02 +08:00
|
|
|
100_000_000_f32,
|
2020-06-16 22:22:12 +08:00
|
|
|
5,
|
|
|
|
)
|
2020-11-09 22:16:44 +08:00
|
|
|
.unwrap();
|
|
|
|
|
|
|
|
// Return IO_Update
|
|
|
|
gpiog.pg7 = io_update.into_analog();
|
|
|
|
|
|
|
|
ad9959
|
2020-06-09 00:20:10 +08:00
|
|
|
};
|
|
|
|
|
2020-06-21 20:30:49 +08:00
|
|
|
let io_expander = {
|
|
|
|
let sda = gpiob.pb7.into_alternate_af4().set_open_drain();
|
|
|
|
let scl = gpiob.pb8.into_alternate_af4().set_open_drain();
|
2020-10-28 22:41:27 +08:00
|
|
|
let i2c1 = dp.I2C1.i2c(
|
|
|
|
(scl, sda),
|
|
|
|
100.khz(),
|
2020-10-28 22:51:08 +08:00
|
|
|
ccdr.peripheral.I2C1,
|
|
|
|
&ccdr.clocks,
|
2020-10-28 22:41:27 +08:00
|
|
|
);
|
2020-06-21 20:30:49 +08:00
|
|
|
mcp23017::MCP23017::default(i2c1).unwrap()
|
|
|
|
};
|
|
|
|
|
2020-06-09 00:20:10 +08:00
|
|
|
let spi = {
|
2020-06-16 22:22:12 +08:00
|
|
|
let spi_mosi = gpiod
|
|
|
|
.pd7
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let spi_miso = gpioa
|
|
|
|
.pa6
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let spi_sck = gpiog
|
|
|
|
.pg11
|
|
|
|
.into_alternate_af5()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
|
|
|
|
let config = hal::spi::Config::new(hal::spi::Mode {
|
|
|
|
polarity: hal::spi::Polarity::IdleHigh,
|
|
|
|
phase: hal::spi::Phase::CaptureOnSecondTransition,
|
2020-10-19 23:12:02 +08:00
|
|
|
});
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2020-06-11 19:39:12 +08:00
|
|
|
// The maximum frequency of this SPI must be limited due to capacitance on the MISO
|
|
|
|
// line causing a long RC decay.
|
2020-06-16 22:22:12 +08:00
|
|
|
dp.SPI1.spi(
|
|
|
|
(spi_sck, spi_miso, spi_mosi),
|
|
|
|
config,
|
|
|
|
5.mhz(),
|
2020-10-28 22:51:08 +08:00
|
|
|
ccdr.peripheral.SPI1,
|
|
|
|
&ccdr.clocks,
|
2020-06-16 22:22:12 +08:00
|
|
|
)
|
2020-06-09 00:20:10 +08:00
|
|
|
};
|
|
|
|
|
2020-10-19 23:12:02 +08:00
|
|
|
let (adc1, adc2) = {
|
2020-10-28 22:41:27 +08:00
|
|
|
let (mut adc1, mut adc2) = hal::adc::adc12(
|
|
|
|
dp.ADC1,
|
|
|
|
dp.ADC2,
|
|
|
|
&mut delay,
|
2020-10-28 22:51:08 +08:00
|
|
|
ccdr.peripheral.ADC12,
|
|
|
|
&ccdr.clocks,
|
2020-10-28 22:41:27 +08:00
|
|
|
);
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2020-10-19 23:12:02 +08:00
|
|
|
let adc1 = {
|
|
|
|
adc1.calibrate();
|
|
|
|
adc1.enable()
|
|
|
|
};
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2020-10-19 23:12:02 +08:00
|
|
|
let adc2 = {
|
|
|
|
adc2.calibrate();
|
|
|
|
adc2.enable()
|
|
|
|
};
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2020-10-19 23:12:02 +08:00
|
|
|
(adc1, adc2)
|
2020-06-09 00:20:10 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
let adc1_in_p = gpiof.pf11.into_analog();
|
|
|
|
let adc2_in_p = gpiof.pf14.into_analog();
|
|
|
|
|
2020-06-20 22:43:07 +08:00
|
|
|
Some(
|
|
|
|
pounder::PounderDevices::new(
|
|
|
|
io_expander,
|
|
|
|
ad9959,
|
|
|
|
spi,
|
|
|
|
adc1,
|
|
|
|
adc2,
|
|
|
|
adc1_in_p,
|
|
|
|
adc2_in_p,
|
|
|
|
)
|
|
|
|
.unwrap(),
|
2020-06-16 22:22:12 +08:00
|
|
|
)
|
2020-06-20 22:43:07 +08:00
|
|
|
} else {
|
|
|
|
None
|
2020-06-09 00:20:10 +08:00
|
|
|
};
|
|
|
|
|
2020-04-29 01:07:19 +08:00
|
|
|
let mut eeprom_i2c = {
|
2020-04-19 19:37:03 +08:00
|
|
|
let sda = gpiof.pf0.into_alternate_af4().set_open_drain();
|
|
|
|
let scl = gpiof.pf1.into_alternate_af4().set_open_drain();
|
2020-10-28 22:41:27 +08:00
|
|
|
dp.I2C2.i2c(
|
|
|
|
(scl, sda),
|
|
|
|
100.khz(),
|
2020-10-28 22:51:08 +08:00
|
|
|
ccdr.peripheral.I2C2,
|
|
|
|
&ccdr.clocks,
|
2020-10-28 22:41:27 +08:00
|
|
|
)
|
2020-04-19 19:37:03 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
// Configure ethernet pins.
|
2020-04-29 01:07:19 +08:00
|
|
|
{
|
|
|
|
// Reset the PHY before configuring pins.
|
|
|
|
let mut eth_phy_nrst = gpioe.pe3.into_push_pull_output();
|
|
|
|
eth_phy_nrst.set_low().unwrap();
|
2020-06-09 20:16:01 +08:00
|
|
|
delay.delay_us(200u8);
|
2020-04-29 01:07:19 +08:00
|
|
|
eth_phy_nrst.set_high().unwrap();
|
2020-06-16 22:22:12 +08:00
|
|
|
let _rmii_ref_clk = gpioa
|
|
|
|
.pa1
|
|
|
|
.into_alternate_af11()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _rmii_mdio = gpioa
|
|
|
|
.pa2
|
|
|
|
.into_alternate_af11()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _rmii_mdc = gpioc
|
|
|
|
.pc1
|
|
|
|
.into_alternate_af11()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _rmii_crs_dv = gpioa
|
|
|
|
.pa7
|
|
|
|
.into_alternate_af11()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _rmii_rxd0 = gpioc
|
|
|
|
.pc4
|
|
|
|
.into_alternate_af11()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _rmii_rxd1 = gpioc
|
|
|
|
.pc5
|
|
|
|
.into_alternate_af11()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _rmii_tx_en = gpiob
|
|
|
|
.pb11
|
|
|
|
.into_alternate_af11()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _rmii_txd0 = gpiob
|
|
|
|
.pb12
|
|
|
|
.into_alternate_af11()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
let _rmii_txd1 = gpiog
|
|
|
|
.pg14
|
|
|
|
.into_alternate_af11()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
2020-04-29 01:07:19 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
let mac_addr = match eeprom::read_eui48(&mut eeprom_i2c) {
|
|
|
|
Err(_) => {
|
|
|
|
info!("Could not read EEPROM, using default MAC address");
|
|
|
|
net::wire::EthernetAddress([0x10, 0xE2, 0xD5, 0x00, 0x03, 0x00])
|
|
|
|
}
|
|
|
|
Ok(raw_mac) => net::wire::EthernetAddress(raw_mac),
|
|
|
|
};
|
2020-04-22 01:02:52 +08:00
|
|
|
|
2020-04-29 01:07:19 +08:00
|
|
|
let (network_interface, eth_mac) = {
|
|
|
|
// Configure the ethernet controller
|
|
|
|
let (eth_dma, eth_mac) = unsafe {
|
2020-10-19 23:12:02 +08:00
|
|
|
ethernet::new_unchecked(
|
2020-06-16 22:22:12 +08:00
|
|
|
dp.ETHERNET_MAC,
|
|
|
|
dp.ETHERNET_MTL,
|
|
|
|
dp.ETHERNET_DMA,
|
|
|
|
&mut DES_RING,
|
|
|
|
mac_addr.clone(),
|
2020-10-28 22:51:08 +08:00
|
|
|
ccdr.peripheral.ETH1MAC,
|
|
|
|
&ccdr.clocks,
|
2020-06-16 22:22:12 +08:00
|
|
|
)
|
2020-04-29 01:07:19 +08:00
|
|
|
};
|
|
|
|
|
2020-10-28 23:14:48 +08:00
|
|
|
// Reset and initialize the ethernet phy.
|
|
|
|
let mut lan8742a =
|
|
|
|
ethernet::phy::LAN8742A::new(eth_mac.set_phy_addr(0));
|
|
|
|
lan8742a.phy_reset();
|
|
|
|
lan8742a.phy_init();
|
|
|
|
|
2020-06-09 20:16:01 +08:00
|
|
|
unsafe { ethernet::enable_interrupt() };
|
|
|
|
|
2020-04-29 01:07:19 +08:00
|
|
|
let store = unsafe { &mut NET_STORE };
|
|
|
|
|
2020-06-16 22:22:12 +08:00
|
|
|
store.ip_addrs[0] = net::wire::IpCidr::new(
|
|
|
|
net::wire::IpAddress::v4(10, 0, 16, 99),
|
|
|
|
24,
|
|
|
|
);
|
2020-04-29 01:07:19 +08:00
|
|
|
|
2020-10-30 20:32:47 +08:00
|
|
|
let default_v4_gw = Ipv4Address::new(10, 0, 16, 1);
|
2020-10-30 19:16:28 +08:00
|
|
|
let mut routes = Routes::new(&mut store.routes_storage[..]);
|
|
|
|
routes.add_default_ipv4_route(default_v4_gw).unwrap();
|
|
|
|
|
2020-06-16 22:22:12 +08:00
|
|
|
let neighbor_cache =
|
|
|
|
net::iface::NeighborCache::new(&mut store.neighbor_cache[..]);
|
2020-04-29 01:07:19 +08:00
|
|
|
|
|
|
|
let interface = net::iface::EthernetInterfaceBuilder::new(eth_dma)
|
2020-06-16 22:22:12 +08:00
|
|
|
.ethernet_addr(mac_addr)
|
|
|
|
.neighbor_cache(neighbor_cache)
|
|
|
|
.ip_addrs(&mut store.ip_addrs[..])
|
2020-10-30 19:16:28 +08:00
|
|
|
.routes(routes)
|
2020-06-16 22:22:12 +08:00
|
|
|
.finalize();
|
2020-04-29 01:07:19 +08:00
|
|
|
|
2020-10-28 23:14:48 +08:00
|
|
|
(interface, lan8742a)
|
2020-04-29 01:07:19 +08:00
|
|
|
};
|
2020-04-19 19:37:03 +08:00
|
|
|
|
|
|
|
cp.SCB.enable_icache();
|
2020-10-22 22:16:38 +08:00
|
|
|
//cp.SCB.enable_dcache(&mut cp.CPUID);
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2019-05-31 00:03:48 +08:00
|
|
|
// info!("Version {} {}", build_info::PKG_VERSION, build_info::GIT_VERSION.unwrap());
|
|
|
|
// info!("Built on {}", build_info::BUILT_TIME_UTC);
|
|
|
|
// info!("{} {}", build_info::RUSTC_VERSION, build_info::TARGET);
|
|
|
|
|
2020-06-17 18:20:45 +08:00
|
|
|
// Utilize the cycle counter for RTIC scheduling.
|
2020-04-29 01:07:19 +08:00
|
|
|
cp.DWT.enable_cycle_counter();
|
|
|
|
|
2020-11-17 17:29:03 +08:00
|
|
|
let dds_output = {
|
2020-11-17 17:45:37 +08:00
|
|
|
let io_update_trigger = {
|
|
|
|
let _io_update = gpiog
|
|
|
|
.pg7
|
|
|
|
.into_alternate_af2()
|
|
|
|
.set_speed(hal::gpio::Speed::VeryHigh);
|
|
|
|
|
|
|
|
// Configure the IO_Update signal for the DDS.
|
|
|
|
let mut hrtimer = hrtimer::HighResTimerE::new(
|
|
|
|
dp.HRTIM_TIME,
|
|
|
|
dp.HRTIM_MASTER,
|
|
|
|
dp.HRTIM_COMMON,
|
|
|
|
ccdr.clocks,
|
|
|
|
ccdr.peripheral.HRTIM,
|
|
|
|
);
|
|
|
|
|
|
|
|
// IO_Update should be latched for 50ns after the QSPI profile write. Profile writes
|
|
|
|
// are always 16 bytes, with 2 cycles required per byte, coming out to a total of 32
|
|
|
|
// QSPI clock cycles. The QSPI is configured for 40MHz, so this comes out to an
|
|
|
|
// offset of 800nS. We use 900ns to be safe - note that the timer is triggered after
|
|
|
|
// the QSPI write, which can take approximately 120nS, so there is additional
|
|
|
|
// margin.
|
|
|
|
hrtimer.configure_single_shot(
|
|
|
|
hrtimer::Channel::Two,
|
|
|
|
50_e-9,
|
|
|
|
900_e-9,
|
|
|
|
);
|
|
|
|
|
|
|
|
// Ensure that we have enough time for an IO-update every sample.
|
|
|
|
assert!(1.0 / (1000 * SAMPLE_FREQUENCY_KHZ) as f32 > 900_e-9);
|
|
|
|
|
|
|
|
hrtimer
|
|
|
|
};
|
|
|
|
|
2020-11-17 17:29:03 +08:00
|
|
|
let timer3 = dp.TIM3.timer(
|
|
|
|
SAMPLE_FREQUENCY_KHZ.khz(),
|
|
|
|
ccdr.peripheral.TIM3,
|
|
|
|
&ccdr.clocks,
|
|
|
|
);
|
|
|
|
|
2020-11-17 17:45:37 +08:00
|
|
|
DdsOutput::new(timer3, io_update_trigger)
|
2020-11-17 17:29:03 +08:00
|
|
|
};
|
|
|
|
|
2020-11-12 01:42:34 +08:00
|
|
|
// Start sampling ADCs.
|
|
|
|
sampling_timer.start();
|
2020-06-08 15:36:28 +08:00
|
|
|
|
2019-05-31 04:57:41 +08:00
|
|
|
init::LateResources {
|
2020-06-22 14:31:09 +08:00
|
|
|
afe0: afe0,
|
|
|
|
afe1: afe1,
|
2020-11-03 23:09:00 +08:00
|
|
|
|
|
|
|
adcs,
|
|
|
|
dacs,
|
2020-11-17 17:29:03 +08:00
|
|
|
dds_output,
|
2020-04-19 19:37:03 +08:00
|
|
|
|
2020-06-09 00:20:10 +08:00
|
|
|
pounder: pounder_devices,
|
2020-04-22 19:36:51 +08:00
|
|
|
|
2020-06-17 20:57:09 +08:00
|
|
|
eeprom_i2c,
|
2020-04-29 01:07:19 +08:00
|
|
|
net_interface: network_interface,
|
2020-06-17 20:57:09 +08:00
|
|
|
eth_mac,
|
|
|
|
mac_addr,
|
2019-05-31 04:57:41 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-11-17 17:45:37 +08:00
|
|
|
#[task(binds = TIM3, resources=[dds_output], priority = 3)]
|
2020-11-17 17:29:03 +08:00
|
|
|
fn dds_update(c: dds_update::Context) {
|
2020-11-17 17:45:37 +08:00
|
|
|
c.resources.dds_output.update_handler();
|
2020-04-22 21:50:07 +08:00
|
|
|
}
|
|
|
|
|
2020-11-17 17:29:03 +08:00
|
|
|
#[task(binds=DMA1_STR3, resources=[adcs, dacs, pounder, dds_output, iir_state, iir_ch], priority=2)]
|
2020-11-03 23:09:00 +08:00
|
|
|
fn adc_update(mut c: adc_update::Context) {
|
|
|
|
let (adc0_samples, adc1_samples) =
|
|
|
|
c.resources.adcs.transfer_complete_handler();
|
2020-04-22 21:50:07 +08:00
|
|
|
|
2020-11-13 17:47:44 +08:00
|
|
|
let mut dac0: [u16; SAMPLE_BUFFER_SIZE] = [0; SAMPLE_BUFFER_SIZE];
|
|
|
|
let mut dac1: [u16; SAMPLE_BUFFER_SIZE] = [0; SAMPLE_BUFFER_SIZE];
|
2020-11-03 23:09:00 +08:00
|
|
|
|
2020-11-13 17:47:44 +08:00
|
|
|
for (i, (adc0, adc1)) in
|
|
|
|
adc0_samples.iter().zip(adc1_samples.iter()).enumerate()
|
|
|
|
{
|
|
|
|
dac0[i] = {
|
2020-11-11 19:12:19 +08:00
|
|
|
let x0 = f32::from(*adc0 as i16);
|
|
|
|
let y0 = c.resources.iir_ch[0]
|
|
|
|
.update(&mut c.resources.iir_state[0], x0);
|
|
|
|
y0 as i16 as u16 ^ 0x8000
|
|
|
|
};
|
2020-04-22 21:50:07 +08:00
|
|
|
|
2020-11-13 17:47:44 +08:00
|
|
|
dac1[i] = {
|
2020-11-11 19:12:19 +08:00
|
|
|
let x1 = f32::from(*adc1 as i16);
|
|
|
|
let y1 = c.resources.iir_ch[1]
|
|
|
|
.update(&mut c.resources.iir_state[1], x1);
|
|
|
|
y1 as i16 as u16 ^ 0x8000
|
|
|
|
};
|
2020-11-09 22:16:44 +08:00
|
|
|
|
2020-11-17 17:29:03 +08:00
|
|
|
let dds_output = &mut c.resources.dds_output;
|
2020-11-17 17:45:37 +08:00
|
|
|
if let Some(pounder) = c.resources.pounder {
|
|
|
|
dds_output.lock(|dds_output| {
|
|
|
|
let profile = pounder
|
|
|
|
.ad9959
|
|
|
|
.serialize_profile(
|
|
|
|
pounder::Channel::Out0.into(),
|
|
|
|
100_000_000_f32,
|
|
|
|
0.0_f32,
|
|
|
|
*adc0 as f32 / 0xFFFF as f32,
|
|
|
|
)
|
|
|
|
.unwrap();
|
|
|
|
dds_output.push(profile);
|
|
|
|
});
|
|
|
|
}
|
2020-11-03 16:36:03 +08:00
|
|
|
}
|
2020-11-13 17:47:44 +08:00
|
|
|
|
|
|
|
c.resources.dacs.next_data(&dac0, &dac1);
|
2020-04-22 21:50:07 +08:00
|
|
|
}
|
|
|
|
|
2020-06-22 14:31:09 +08:00
|
|
|
#[idle(resources=[net_interface, pounder, mac_addr, eth_mac, iir_state, iir_ch, afe0, afe1])]
|
2020-04-29 01:07:19 +08:00
|
|
|
fn idle(mut c: idle::Context) -> ! {
|
|
|
|
let mut socket_set_entries: [_; 8] = Default::default();
|
2020-06-16 22:22:12 +08:00
|
|
|
let mut sockets =
|
|
|
|
net::socket::SocketSet::new(&mut socket_set_entries[..]);
|
2020-04-29 01:07:19 +08:00
|
|
|
|
|
|
|
let mut rx_storage = [0; TCP_RX_BUFFER_SIZE];
|
|
|
|
let mut tx_storage = [0; TCP_TX_BUFFER_SIZE];
|
2020-06-09 01:13:55 +08:00
|
|
|
let tcp_handle = {
|
2020-06-16 22:22:12 +08:00
|
|
|
let tcp_rx_buffer =
|
|
|
|
net::socket::TcpSocketBuffer::new(&mut rx_storage[..]);
|
|
|
|
let tcp_tx_buffer =
|
|
|
|
net::socket::TcpSocketBuffer::new(&mut tx_storage[..]);
|
|
|
|
let tcp_socket =
|
|
|
|
net::socket::TcpSocket::new(tcp_rx_buffer, tcp_tx_buffer);
|
2020-04-29 01:07:19 +08:00
|
|
|
sockets.add(tcp_socket)
|
|
|
|
};
|
|
|
|
|
2020-04-29 01:26:43 +08:00
|
|
|
let mut server = server::Server::new();
|
2020-04-29 01:15:00 +08:00
|
|
|
|
2020-04-29 01:07:19 +08:00
|
|
|
let mut time = 0u32;
|
|
|
|
let mut next_ms = Instant::now();
|
|
|
|
|
|
|
|
// TODO: Replace with reference to CPU clock from CCDR.
|
|
|
|
next_ms += 400_000.cycles();
|
|
|
|
|
2020-04-22 21:50:07 +08:00
|
|
|
loop {
|
2020-04-29 01:07:19 +08:00
|
|
|
let tick = Instant::now() > next_ms;
|
|
|
|
|
|
|
|
if tick {
|
|
|
|
next_ms += 400_000.cycles();
|
|
|
|
time += 1;
|
|
|
|
}
|
|
|
|
|
2019-05-31 04:57:41 +08:00
|
|
|
{
|
2019-11-24 22:09:52 +08:00
|
|
|
let socket =
|
2020-06-09 01:13:55 +08:00
|
|
|
&mut *sockets.get::<net::socket::TcpSocket>(tcp_handle);
|
2019-06-03 23:06:11 +08:00
|
|
|
if socket.state() == net::socket::TcpState::CloseWait {
|
|
|
|
socket.close();
|
|
|
|
} else if !(socket.is_open() || socket.is_listening()) {
|
2019-11-24 22:09:52 +08:00
|
|
|
socket
|
|
|
|
.listen(1235)
|
|
|
|
.unwrap_or_else(|e| warn!("TCP listen error: {:?}", e));
|
2019-05-31 04:57:41 +08:00
|
|
|
} else {
|
2020-06-03 21:46:18 +08:00
|
|
|
server.poll(socket, |req| {
|
|
|
|
info!("Got request: {:?}", req);
|
2020-06-03 22:53:25 +08:00
|
|
|
route_request!(req,
|
2020-06-03 21:46:18 +08:00
|
|
|
readable_attributes: [
|
2020-06-10 18:40:44 +08:00
|
|
|
"stabilizer/iir/state": (|| {
|
2020-06-03 23:04:09 +08:00
|
|
|
let state = c.resources.iir_state.lock(|iir_state|
|
|
|
|
server::Status {
|
|
|
|
t: time,
|
|
|
|
x0: iir_state[0][0],
|
|
|
|
y0: iir_state[0][2],
|
|
|
|
x1: iir_state[1][0],
|
|
|
|
y1: iir_state[1][2],
|
|
|
|
});
|
|
|
|
|
|
|
|
Ok::<server::Status, ()>(state)
|
2020-06-10 18:40:44 +08:00
|
|
|
}),
|
2020-06-22 14:31:09 +08:00
|
|
|
"stabilizer/afe0/gain": (|| c.resources.afe0.get_gain()),
|
2020-06-10 18:40:44 +08:00
|
|
|
"stabilizer/afe1/gain": (|| c.resources.afe1.get_gain()),
|
|
|
|
"pounder/dds/clock": (|| {
|
2020-11-09 22:16:44 +08:00
|
|
|
c.resources.pounder.lock(|pounder| {
|
|
|
|
match pounder {
|
|
|
|
Some(pounder) => pounder.get_dds_clock_config(),
|
|
|
|
_ => Err(pounder::Error::Access),
|
|
|
|
}
|
|
|
|
})
|
2020-06-10 18:40:44 +08:00
|
|
|
})
|
2020-06-03 21:46:18 +08:00
|
|
|
],
|
2020-06-03 23:04:09 +08:00
|
|
|
|
2020-06-03 21:46:18 +08:00
|
|
|
modifiable_attributes: [
|
2020-06-22 14:31:09 +08:00
|
|
|
"stabilizer/iir0/state": server::IirRequest, (|req: server::IirRequest| {
|
2020-06-03 23:15:57 +08:00
|
|
|
c.resources.iir_ch.lock(|iir_ch| {
|
|
|
|
if req.channel > 1 {
|
|
|
|
return Err(());
|
|
|
|
}
|
|
|
|
|
|
|
|
iir_ch[req.channel as usize] = req.iir;
|
|
|
|
|
|
|
|
Ok::<server::IirRequest, ()>(req)
|
|
|
|
})
|
2020-06-10 18:40:44 +08:00
|
|
|
}),
|
2020-06-22 14:31:09 +08:00
|
|
|
"stabilizer/iir1/state": server::IirRequest, (|req: server::IirRequest| {
|
2020-06-03 23:15:57 +08:00
|
|
|
c.resources.iir_ch.lock(|iir_ch| {
|
|
|
|
if req.channel > 1 {
|
|
|
|
return Err(());
|
|
|
|
}
|
|
|
|
|
|
|
|
iir_ch[req.channel as usize] = req.iir;
|
|
|
|
|
|
|
|
Ok::<server::IirRequest, ()>(req)
|
|
|
|
})
|
2020-06-10 18:40:44 +08:00
|
|
|
}),
|
|
|
|
"pounder/dds/clock": pounder::DdsClockConfig, (|config| {
|
2020-11-09 22:16:44 +08:00
|
|
|
c.resources.pounder.lock(|pounder| {
|
|
|
|
match pounder {
|
|
|
|
Some(pounder) => pounder.configure_dds_clock(config),
|
|
|
|
_ => Err(pounder::Error::Access),
|
|
|
|
}
|
|
|
|
})
|
2020-06-10 18:40:44 +08:00
|
|
|
}),
|
2020-06-22 14:31:09 +08:00
|
|
|
"stabilizer/afe0/gain": afe::Gain, (|gain| {
|
|
|
|
Ok::<(), ()>(c.resources.afe0.set_gain(gain))
|
|
|
|
}),
|
2020-06-10 18:40:44 +08:00
|
|
|
"stabilizer/afe1/gain": afe::Gain, (|gain| {
|
2020-06-03 23:04:09 +08:00
|
|
|
Ok::<(), ()>(c.resources.afe1.set_gain(gain))
|
2020-06-10 18:40:44 +08:00
|
|
|
})
|
2020-06-03 21:46:18 +08:00
|
|
|
]
|
|
|
|
)
|
2019-06-03 23:06:11 +08:00
|
|
|
});
|
2019-05-31 04:57:41 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-06-16 22:22:12 +08:00
|
|
|
let sleep = match c.resources.net_interface.poll(
|
|
|
|
&mut sockets,
|
|
|
|
net::time::Instant::from_millis(time as i64),
|
|
|
|
) {
|
2020-06-09 20:16:01 +08:00
|
|
|
Ok(changed) => changed == false,
|
2019-05-31 04:57:41 +08:00
|
|
|
Err(net::Error::Unrecognized) => true,
|
2019-11-24 22:09:52 +08:00
|
|
|
Err(e) => {
|
|
|
|
info!("iface poll error: {:?}", e);
|
|
|
|
true
|
|
|
|
}
|
2020-04-29 01:15:00 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
if sleep {
|
|
|
|
cortex_m::asm::wfi();
|
2019-05-31 04:57:41 +08:00
|
|
|
}
|
2019-05-31 00:03:48 +08:00
|
|
|
}
|
|
|
|
}
|
2019-04-28 19:37:14 +08:00
|
|
|
|
2020-06-09 20:16:01 +08:00
|
|
|
#[task(binds = ETH, priority = 1)]
|
|
|
|
fn eth(_: eth::Context) {
|
|
|
|
unsafe { ethernet::interrupt_handler() }
|
2019-05-31 00:03:48 +08:00
|
|
|
}
|
|
|
|
|
2020-11-03 16:36:03 +08:00
|
|
|
#[task(binds = SPI2, priority = 1)]
|
|
|
|
fn spi2(_: spi2::Context) {
|
|
|
|
panic!("ADC0 input overrun");
|
|
|
|
}
|
|
|
|
|
|
|
|
#[task(binds = SPI3, priority = 1)]
|
|
|
|
fn spi3(_: spi3::Context) {
|
|
|
|
panic!("ADC0 input overrun");
|
|
|
|
}
|
|
|
|
|
2020-11-11 19:09:27 +08:00
|
|
|
#[task(binds = SPI4, priority = 1)]
|
|
|
|
fn spi4(_: spi4::Context) {
|
|
|
|
panic!("DAC0 output error");
|
|
|
|
}
|
|
|
|
|
|
|
|
#[task(binds = SPI5, priority = 1)]
|
|
|
|
fn spi5(_: spi5::Context) {
|
|
|
|
panic!("DAC1 output error");
|
|
|
|
}
|
|
|
|
|
2019-05-31 00:03:48 +08:00
|
|
|
extern "C" {
|
2020-06-17 18:20:45 +08:00
|
|
|
// hw interrupt handlers for RTIC to use for scheduling tasks
|
2019-05-31 04:57:41 +08:00
|
|
|
// one per priority
|
2019-05-31 00:03:48 +08:00
|
|
|
fn DCMI();
|
|
|
|
fn JPEG();
|
|
|
|
fn SDMMC();
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2019-03-18 19:56:26 +08:00
|
|
|
#[exception]
|
|
|
|
fn HardFault(ef: &cortex_m_rt::ExceptionFrame) -> ! {
|
|
|
|
panic!("HardFault at {:#?}", ef);
|
|
|
|
}
|
|
|
|
|
|
|
|
#[exception]
|
|
|
|
fn DefaultHandler(irqn: i16) {
|
|
|
|
panic!("Unhandled exception (IRQn = {})", irqn);
|
|
|
|
}
|