2020-06-09 00:20:10 +08:00
|
|
|
#![no_std]
|
|
|
|
|
|
|
|
use bit_field::BitField;
|
2020-12-03 00:01:40 +08:00
|
|
|
use embedded_hal::{blocking::delay::DelayUs, digital::v2::OutputPin};
|
2020-06-09 00:20:10 +08:00
|
|
|
|
|
|
|
/// A device driver for the AD9959 direct digital synthesis (DDS) chip.
|
|
|
|
///
|
|
|
|
/// This chip provides four independently controllable digital-to-analog output sinusoids with
|
|
|
|
/// configurable phase, amplitude, and frequency. All channels are inherently synchronized as they
|
|
|
|
/// are derived off a common system clock.
|
|
|
|
///
|
|
|
|
/// The chip contains a configurable PLL and supports system clock frequencies up to 500 MHz.
|
|
|
|
///
|
|
|
|
/// The chip supports a number of serial interfaces to improve data throughput, including normal,
|
|
|
|
/// dual, and quad SPI configurations.
|
2020-11-09 19:30:02 +08:00
|
|
|
pub struct Ad9959<INTERFACE> {
|
2020-12-03 00:01:40 +08:00
|
|
|
interface: INTERFACE,
|
2020-06-10 18:40:44 +08:00
|
|
|
reference_clock_frequency: f32,
|
2020-06-09 00:20:10 +08:00
|
|
|
system_clock_multiplier: u8,
|
2020-10-22 22:16:38 +08:00
|
|
|
communication_mode: Mode,
|
2020-06-09 00:20:10 +08:00
|
|
|
}
|
|
|
|
|
2020-06-11 17:51:52 +08:00
|
|
|
/// A trait that allows a HAL to provide a means of communicating with the AD9959.
|
2020-06-09 00:20:10 +08:00
|
|
|
pub trait Interface {
|
|
|
|
type Error;
|
|
|
|
|
|
|
|
fn configure_mode(&mut self, mode: Mode) -> Result<(), Self::Error>;
|
|
|
|
|
|
|
|
fn write(&mut self, addr: u8, data: &[u8]) -> Result<(), Self::Error>;
|
|
|
|
|
|
|
|
fn read(&mut self, addr: u8, dest: &mut [u8]) -> Result<(), Self::Error>;
|
|
|
|
}
|
|
|
|
|
2020-06-11 17:51:52 +08:00
|
|
|
/// Indicates various communication modes of the DDS. The value of this enumeration is equivalent to
|
|
|
|
/// the configuration bits of the DDS CSR register.
|
2020-06-09 00:20:10 +08:00
|
|
|
#[derive(Copy, Clone, PartialEq)]
|
|
|
|
pub enum Mode {
|
|
|
|
SingleBitTwoWire = 0b00,
|
|
|
|
SingleBitThreeWire = 0b01,
|
|
|
|
TwoBitSerial = 0b10,
|
|
|
|
FourBitSerial = 0b11,
|
|
|
|
}
|
|
|
|
|
|
|
|
/// The configuration registers within the AD9959 DDS device. The values of each register are
|
|
|
|
/// equivalent to the address.
|
|
|
|
pub enum Register {
|
|
|
|
CSR = 0x00,
|
|
|
|
FR1 = 0x01,
|
|
|
|
FR2 = 0x02,
|
|
|
|
CFR = 0x03,
|
|
|
|
CFTW0 = 0x04,
|
|
|
|
CPOW0 = 0x05,
|
|
|
|
ACR = 0x06,
|
|
|
|
LSRR = 0x07,
|
|
|
|
RDW = 0x08,
|
|
|
|
FDW = 0x09,
|
|
|
|
CW1 = 0x0a,
|
|
|
|
CW2 = 0x0b,
|
|
|
|
CW3 = 0x0c,
|
|
|
|
CW4 = 0x0d,
|
|
|
|
CW5 = 0x0e,
|
|
|
|
CW6 = 0x0f,
|
|
|
|
CW7 = 0x10,
|
|
|
|
CW8 = 0x11,
|
|
|
|
CW9 = 0x12,
|
|
|
|
CW10 = 0x13,
|
|
|
|
CW11 = 0x14,
|
|
|
|
CW12 = 0x15,
|
|
|
|
CW13 = 0x16,
|
|
|
|
CW14 = 0x17,
|
|
|
|
CW15 = 0x18,
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Specifies an output channel of the AD9959 DDS chip.
|
2020-12-03 00:01:40 +08:00
|
|
|
#[derive(Copy, Clone, PartialEq)]
|
2020-06-09 00:20:10 +08:00
|
|
|
pub enum Channel {
|
|
|
|
One = 0,
|
|
|
|
Two = 1,
|
|
|
|
Three = 2,
|
|
|
|
Four = 3,
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Possible errors generated by the AD9959 driver.
|
|
|
|
#[derive(Debug)]
|
2020-06-12 00:02:01 +08:00
|
|
|
pub enum Error {
|
|
|
|
Interface,
|
2020-06-10 18:40:44 +08:00
|
|
|
Check,
|
2020-06-09 00:20:10 +08:00
|
|
|
Bounds,
|
|
|
|
Pin,
|
|
|
|
Frequency,
|
|
|
|
}
|
|
|
|
|
2020-11-09 19:30:02 +08:00
|
|
|
impl<I: Interface> Ad9959<I> {
|
2020-06-11 17:51:52 +08:00
|
|
|
/// Construct and initialize the DDS.
|
|
|
|
///
|
|
|
|
/// Args:
|
|
|
|
/// * `interface` - An interface to the DDS.
|
|
|
|
/// * `reset_pin` - A pin connected to the DDS reset input.
|
|
|
|
/// * `io_update` - A pin connected to the DDS io_update input.
|
|
|
|
/// * `delay` - A delay implementation for blocking operation for specific amounts of time.
|
|
|
|
/// * `desired_mode` - The desired communication mode of the interface to the DDS.
|
|
|
|
/// * `clock_frequency` - The clock frequency of the reference clock input.
|
|
|
|
/// * `multiplier` - The desired clock multiplier for the system clock. This multiplies
|
|
|
|
/// `clock_frequency` to generate the system clock.
|
2020-11-09 19:30:02 +08:00
|
|
|
pub fn new(
|
|
|
|
interface: I,
|
2020-12-03 00:01:40 +08:00
|
|
|
mut reset_pin: impl OutputPin,
|
2020-11-09 22:16:44 +08:00
|
|
|
io_update: &mut impl OutputPin,
|
2020-12-03 00:01:40 +08:00
|
|
|
delay: &mut impl DelayUs<u8>,
|
2020-06-16 22:22:12 +08:00
|
|
|
desired_mode: Mode,
|
|
|
|
clock_frequency: f32,
|
|
|
|
multiplier: u8,
|
2020-11-09 19:30:02 +08:00
|
|
|
) -> Result<Self, Error> {
|
2020-06-09 00:20:10 +08:00
|
|
|
let mut ad9959 = Ad9959 {
|
2020-06-17 20:57:09 +08:00
|
|
|
interface,
|
2020-06-09 00:20:10 +08:00
|
|
|
reference_clock_frequency: clock_frequency,
|
|
|
|
system_clock_multiplier: 1,
|
2020-10-22 22:16:38 +08:00
|
|
|
communication_mode: desired_mode,
|
2020-06-09 00:20:10 +08:00
|
|
|
};
|
|
|
|
|
2020-12-02 21:13:53 +08:00
|
|
|
io_update.set_low().or(Err(Error::Pin))?;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
|
|
|
// Reset the AD9959
|
2020-11-26 23:24:42 +08:00
|
|
|
reset_pin.set_high().or(Err(Error::Pin))?;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2020-12-03 00:01:40 +08:00
|
|
|
// Delay for at least 1 SYNC_CLK period for the reset to occur. The SYNC_CLK is guaranteed
|
2020-12-07 17:55:09 +08:00
|
|
|
// to be at least 250KHz (1/4 of 1MHz minimum REF_CLK). We use 5uS instead of 4uS to
|
|
|
|
// guarantee conformance with datasheet requirements.
|
2020-12-03 00:01:40 +08:00
|
|
|
delay.delay_us(5);
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2020-11-26 23:24:42 +08:00
|
|
|
reset_pin.set_low().or(Err(Error::Pin))?;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2020-06-16 22:22:12 +08:00
|
|
|
ad9959
|
|
|
|
.interface
|
|
|
|
.configure_mode(Mode::SingleBitTwoWire)
|
2020-11-26 23:24:42 +08:00
|
|
|
.or(Err(Error::Interface))?;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
|
|
|
// Program the interface configuration in the AD9959. Default to all channels enabled.
|
|
|
|
let mut csr: [u8; 1] = [0xF0];
|
2020-06-10 18:40:44 +08:00
|
|
|
csr[0].set_bits(1..3, desired_mode as u8);
|
2020-11-26 23:24:42 +08:00
|
|
|
ad9959.write(Register::CSR, &csr)?;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2020-11-09 22:16:44 +08:00
|
|
|
// Latch the new interface configuration.
|
2020-12-02 21:13:53 +08:00
|
|
|
io_update.set_high().or(Err(Error::Pin))?;
|
2020-12-03 00:01:40 +08:00
|
|
|
|
|
|
|
// Delay for at least 1 SYNC_CLK period for the update to occur. The SYNC_CLK is guaranteed
|
2020-12-07 17:55:09 +08:00
|
|
|
// to be at least 250KHz (1/4 of 1MHz minimum REF_CLK). We use 5uS instead of 4uS to
|
|
|
|
// guarantee conformance with datasheet requirements.
|
2020-12-03 00:01:40 +08:00
|
|
|
delay.delay_us(5);
|
|
|
|
|
2020-12-02 21:13:53 +08:00
|
|
|
io_update.set_low().or(Err(Error::Pin))?;
|
2020-11-09 22:16:44 +08:00
|
|
|
|
2020-06-16 22:22:12 +08:00
|
|
|
ad9959
|
|
|
|
.interface
|
|
|
|
.configure_mode(desired_mode)
|
2020-11-26 23:24:42 +08:00
|
|
|
.or(Err(Error::Interface))?;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2020-12-03 00:01:40 +08:00
|
|
|
// Empirical evidence indicates a delay is necessary here for the IO update to become
|
|
|
|
// active. This is likely due to needing to wait at least 1 clock cycle of the DDS for the
|
|
|
|
// interface update to occur.
|
|
|
|
// Delay for at least 1 SYNC_CLK period for the update to occur. The SYNC_CLK is guaranteed
|
2020-12-07 17:55:09 +08:00
|
|
|
// to be at least 250KHz (1/4 of 1MHz minimum REF_CLK). We use 5uS instead of 4uS to
|
|
|
|
// guarantee conformance with datasheet requirements.
|
2020-12-03 00:01:40 +08:00
|
|
|
delay.delay_us(5);
|
|
|
|
|
2020-06-10 18:40:44 +08:00
|
|
|
// Read back the CSR to ensure it specifies the mode correctly.
|
2020-06-12 01:00:37 +08:00
|
|
|
let mut updated_csr: [u8; 1] = [0];
|
2020-11-26 23:24:42 +08:00
|
|
|
ad9959.read(Register::CSR, &mut updated_csr)?;
|
2020-06-12 01:00:37 +08:00
|
|
|
if updated_csr[0] != csr[0] {
|
|
|
|
return Err(Error::Check);
|
|
|
|
}
|
2020-06-10 18:40:44 +08:00
|
|
|
|
2020-06-09 00:20:10 +08:00
|
|
|
// Set the clock frequency to configure the device as necessary.
|
|
|
|
ad9959.configure_system_clock(clock_frequency, multiplier)?;
|
2020-12-15 20:13:05 +08:00
|
|
|
|
|
|
|
// Latch the new clock configuration.
|
|
|
|
io_update.set_high().or(Err(Error::Pin))?;
|
|
|
|
|
|
|
|
// Delay for at least 1 SYNC_CLK period for the update to occur. The SYNC_CLK is guaranteed
|
|
|
|
// to be at least 250KHz (1/4 of 1MHz minimum REF_CLK). We use 5uS instead of 4uS to
|
|
|
|
// guarantee conformance with datasheet requirements.
|
|
|
|
delay.delay_us(5);
|
|
|
|
|
|
|
|
io_update.set_low().or(Err(Error::Pin))?;
|
|
|
|
|
2020-06-09 00:20:10 +08:00
|
|
|
Ok(ad9959)
|
|
|
|
}
|
|
|
|
|
2020-11-26 23:24:42 +08:00
|
|
|
fn read(&mut self, reg: Register, data: &mut [u8]) -> Result<(), Error> {
|
|
|
|
self.interface
|
|
|
|
.read(reg as u8, data)
|
|
|
|
.or(Err(Error::Interface))
|
|
|
|
}
|
|
|
|
|
|
|
|
fn write(&mut self, reg: Register, data: &[u8]) -> Result<(), Error> {
|
|
|
|
self.interface
|
|
|
|
.write(reg as u8, data)
|
|
|
|
.or(Err(Error::Interface))
|
|
|
|
}
|
|
|
|
|
2020-06-09 00:20:10 +08:00
|
|
|
/// Configure the internal system clock of the chip.
|
|
|
|
///
|
|
|
|
/// Arguments:
|
|
|
|
/// * `reference_clock_frequency` - The reference clock frequency provided to the AD9959 core.
|
2020-06-10 18:40:44 +08:00
|
|
|
/// * `multiplier` - The frequency multiplier of the system clock. Must be 1 or 4-20.
|
2020-06-09 00:20:10 +08:00
|
|
|
///
|
|
|
|
/// Returns:
|
|
|
|
/// The actual frequency configured for the internal system clock.
|
2020-12-15 20:13:05 +08:00
|
|
|
fn configure_system_clock(
|
2020-06-16 22:22:12 +08:00
|
|
|
&mut self,
|
|
|
|
reference_clock_frequency: f32,
|
|
|
|
multiplier: u8,
|
2020-10-22 22:16:38 +08:00
|
|
|
) -> Result<f32, Error> {
|
2020-06-09 00:20:10 +08:00
|
|
|
self.reference_clock_frequency = reference_clock_frequency;
|
|
|
|
|
2020-11-26 23:45:57 +08:00
|
|
|
if multiplier != 1 && !(4..=20).contains(&multiplier) {
|
2020-06-09 00:20:10 +08:00
|
|
|
return Err(Error::Bounds);
|
|
|
|
}
|
|
|
|
|
2020-06-16 22:22:12 +08:00
|
|
|
let frequency =
|
2020-10-22 22:16:38 +08:00
|
|
|
multiplier as f32 * self.reference_clock_frequency as f32;
|
|
|
|
if frequency > 500_000_000.0f32 {
|
2020-06-09 00:20:10 +08:00
|
|
|
return Err(Error::Frequency);
|
|
|
|
}
|
|
|
|
|
|
|
|
// TODO: Update / disable any enabled channels?
|
|
|
|
let mut fr1: [u8; 3] = [0, 0, 0];
|
2020-11-26 23:24:42 +08:00
|
|
|
self.read(Register::FR1, &mut fr1)?;
|
2020-06-10 18:40:44 +08:00
|
|
|
fr1[0].set_bits(2..=6, multiplier);
|
2020-06-09 00:20:10 +08:00
|
|
|
|
|
|
|
let vco_range = frequency > 255e6;
|
|
|
|
fr1[0].set_bit(7, vco_range);
|
|
|
|
|
2020-11-26 23:24:42 +08:00
|
|
|
self.write(Register::FR1, &fr1)?;
|
2020-06-10 18:40:44 +08:00
|
|
|
self.system_clock_multiplier = multiplier;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
|
|
|
Ok(self.system_clock_frequency())
|
|
|
|
}
|
|
|
|
|
2020-06-11 17:51:52 +08:00
|
|
|
/// Get the current reference clock frequency in Hz.
|
2020-06-10 18:40:44 +08:00
|
|
|
pub fn get_reference_clock_frequency(&self) -> f32 {
|
|
|
|
self.reference_clock_frequency
|
|
|
|
}
|
|
|
|
|
2020-06-11 17:51:52 +08:00
|
|
|
/// Get the current reference clock multiplier.
|
2020-06-12 00:02:01 +08:00
|
|
|
pub fn get_reference_clock_multiplier(&mut self) -> Result<u8, Error> {
|
2020-06-10 18:40:44 +08:00
|
|
|
let mut fr1: [u8; 3] = [0, 0, 0];
|
2020-11-26 23:24:42 +08:00
|
|
|
self.read(Register::FR1, &mut fr1)?;
|
2020-06-10 18:40:44 +08:00
|
|
|
|
|
|
|
Ok(fr1[0].get_bits(2..=6) as u8)
|
|
|
|
}
|
|
|
|
|
2020-06-09 00:20:10 +08:00
|
|
|
/// Perform a self-test of the communication interface.
|
|
|
|
///
|
|
|
|
/// Note:
|
|
|
|
/// This modifies the existing channel enables. They are restored upon exit.
|
|
|
|
///
|
|
|
|
/// Returns:
|
|
|
|
/// True if the self test succeeded. False otherwise.
|
2020-06-12 00:02:01 +08:00
|
|
|
pub fn self_test(&mut self) -> Result<bool, Error> {
|
2020-06-09 00:20:10 +08:00
|
|
|
let mut csr: [u8; 1] = [0];
|
2020-11-26 23:24:42 +08:00
|
|
|
self.read(Register::CSR, &mut csr)?;
|
2020-06-09 00:20:10 +08:00
|
|
|
let old_csr = csr[0];
|
|
|
|
|
|
|
|
// Enable all channels.
|
|
|
|
csr[0].set_bits(4..8, 0xF);
|
2020-11-26 23:24:42 +08:00
|
|
|
self.write(Register::CSR, &csr)?;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
|
|
|
// Read back the enable.
|
|
|
|
csr[0] = 0;
|
2020-11-26 23:24:42 +08:00
|
|
|
self.read(Register::CSR, &mut csr)?;
|
2020-06-09 00:20:10 +08:00
|
|
|
if csr[0].get_bits(4..8) != 0xF {
|
|
|
|
return Ok(false);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Clear all channel enables.
|
|
|
|
csr[0].set_bits(4..8, 0x0);
|
2020-11-26 23:24:42 +08:00
|
|
|
self.write(Register::CSR, &csr)?;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
|
|
|
// Read back the enable.
|
|
|
|
csr[0] = 0xFF;
|
2020-11-26 23:24:42 +08:00
|
|
|
self.read(Register::CSR, &mut csr)?;
|
2020-06-09 00:20:10 +08:00
|
|
|
if csr[0].get_bits(4..8) != 0 {
|
|
|
|
return Ok(false);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Restore the CSR.
|
|
|
|
csr[0] = old_csr;
|
2020-11-26 23:24:42 +08:00
|
|
|
self.write(Register::CSR, &csr)?;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
|
|
|
Ok(true)
|
|
|
|
}
|
|
|
|
|
2020-06-11 17:51:52 +08:00
|
|
|
/// Get the current system clock frequency in Hz.
|
2020-10-22 22:16:38 +08:00
|
|
|
fn system_clock_frequency(&self) -> f32 {
|
|
|
|
self.system_clock_multiplier as f32
|
|
|
|
* self.reference_clock_frequency as f32
|
2020-06-10 18:40:44 +08:00
|
|
|
}
|
|
|
|
|
2020-06-11 17:51:52 +08:00
|
|
|
/// Update an output channel configuration register.
|
|
|
|
///
|
|
|
|
/// Args:
|
|
|
|
/// * `channel` - The channel to configure.
|
|
|
|
/// * `register` - The register to update.
|
|
|
|
/// * `data` - The contents to write to the provided register.
|
2020-06-16 22:22:12 +08:00
|
|
|
fn modify_channel(
|
|
|
|
&mut self,
|
|
|
|
channel: Channel,
|
|
|
|
register: Register,
|
|
|
|
data: &[u8],
|
|
|
|
) -> Result<(), Error> {
|
2020-06-11 17:51:52 +08:00
|
|
|
// Disable all other outputs so that we can update the configuration register of only the
|
|
|
|
// specified channel.
|
2020-10-22 22:16:38 +08:00
|
|
|
let csr: u8 = *0x00_u8
|
|
|
|
.set_bits(1..=2, self.communication_mode as u8)
|
|
|
|
.set_bit(4 + channel as usize, true);
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2020-06-16 22:22:12 +08:00
|
|
|
self.interface
|
2020-10-22 22:16:38 +08:00
|
|
|
.write(Register::CSR as u8, &[csr])
|
2020-06-16 22:22:12 +08:00
|
|
|
.map_err(|_| Error::Interface)?;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
2020-11-26 23:24:42 +08:00
|
|
|
self.write(register, &data)?;
|
2020-06-09 00:20:10 +08:00
|
|
|
|
|
|
|
Ok(())
|
|
|
|
}
|
|
|
|
|
2020-06-11 17:51:52 +08:00
|
|
|
/// Read a configuration register of a specific channel.
|
|
|
|
///
|
|
|
|
/// Args:
|
|
|
|
/// * `channel` - The channel to read.
|
|
|
|
/// * `register` - The register to read.
|
|
|
|
/// * `data` - A location to store the read register contents.
|
2020-06-16 22:22:12 +08:00
|
|
|
fn read_channel(
|
|
|
|
&mut self,
|
|
|
|
channel: Channel,
|
|
|
|
register: Register,
|
|
|
|
mut data: &mut [u8],
|
|
|
|
) -> Result<(), Error> {
|
2020-06-11 17:51:52 +08:00
|
|
|
// Disable all other channels in the CSR so that we can read the configuration register of
|
|
|
|
// only the desired channel.
|
2020-06-10 18:40:44 +08:00
|
|
|
let mut csr: [u8; 1] = [0];
|
2020-11-26 23:24:42 +08:00
|
|
|
self.read(Register::CSR, &mut csr)?;
|
2020-06-10 18:40:44 +08:00
|
|
|
|
|
|
|
let mut new_csr = csr;
|
|
|
|
new_csr[0].set_bits(4..8, 0);
|
|
|
|
new_csr[0].set_bit(4 + channel as usize, true);
|
|
|
|
|
2020-11-26 23:24:42 +08:00
|
|
|
self.write(Register::CSR, &new_csr)?;
|
|
|
|
self.read(register, &mut data)?;
|
2020-06-10 18:40:44 +08:00
|
|
|
|
|
|
|
// Restore the previous CSR. Note that the re-enable of the channel happens immediately, so
|
|
|
|
// the CSR update does not need to be latched.
|
2020-11-26 23:24:42 +08:00
|
|
|
self.write(Register::CSR, &csr)?;
|
2020-06-10 18:40:44 +08:00
|
|
|
|
|
|
|
Ok(())
|
|
|
|
}
|
|
|
|
|
2020-06-09 00:20:10 +08:00
|
|
|
/// Configure the phase of a specified channel.
|
|
|
|
///
|
|
|
|
/// Arguments:
|
|
|
|
/// * `channel` - The channel to configure the frequency of.
|
2020-06-10 18:40:44 +08:00
|
|
|
/// * `phase_turns` - The desired phase offset in turns.
|
2020-06-09 00:20:10 +08:00
|
|
|
///
|
|
|
|
/// Returns:
|
2020-06-10 18:40:44 +08:00
|
|
|
/// The actual programmed phase offset of the channel in turns.
|
2020-06-16 22:22:12 +08:00
|
|
|
pub fn set_phase(
|
|
|
|
&mut self,
|
|
|
|
channel: Channel,
|
|
|
|
phase_turns: f32,
|
|
|
|
) -> Result<f32, Error> {
|
|
|
|
let phase_offset: u16 =
|
|
|
|
(phase_turns * (1 << 14) as f32) as u16 & 0x3FFFu16;
|
|
|
|
|
|
|
|
self.modify_channel(
|
|
|
|
channel,
|
|
|
|
Register::CPOW0,
|
|
|
|
&phase_offset.to_be_bytes(),
|
|
|
|
)?;
|
2020-06-10 18:40:44 +08:00
|
|
|
|
|
|
|
Ok((phase_offset as f32) / ((1 << 14) as f32))
|
|
|
|
}
|
|
|
|
|
2020-06-11 17:51:52 +08:00
|
|
|
/// Get the current phase of a specified channel.
|
|
|
|
///
|
|
|
|
/// Args:
|
|
|
|
/// * `channel` - The channel to get the phase of.
|
|
|
|
///
|
|
|
|
/// Returns:
|
|
|
|
/// The phase of the channel in turns.
|
2020-06-12 00:02:01 +08:00
|
|
|
pub fn get_phase(&mut self, channel: Channel) -> Result<f32, Error> {
|
2020-06-10 18:40:44 +08:00
|
|
|
let mut phase_offset: [u8; 2] = [0; 2];
|
|
|
|
self.read_channel(channel, Register::CPOW0, &mut phase_offset)?;
|
|
|
|
|
|
|
|
let phase_offset = u16::from_be_bytes(phase_offset) & 0x3FFFu16;
|
|
|
|
|
|
|
|
Ok((phase_offset as f32) / ((1 << 14) as f32))
|
2020-06-09 00:20:10 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/// Configure the amplitude of a specified channel.
|
|
|
|
///
|
|
|
|
/// Arguments:
|
|
|
|
/// * `channel` - The channel to configure the frequency of.
|
|
|
|
/// * `amplitude` - A normalized amplitude setting [0, 1].
|
|
|
|
///
|
|
|
|
/// Returns:
|
|
|
|
/// The actual normalized amplitude of the channel relative to full-scale range.
|
2020-06-16 22:22:12 +08:00
|
|
|
pub fn set_amplitude(
|
|
|
|
&mut self,
|
|
|
|
channel: Channel,
|
|
|
|
amplitude: f32,
|
|
|
|
) -> Result<f32, Error> {
|
2020-11-26 23:45:57 +08:00
|
|
|
if !(0.0..=1.0).contains(&litude) {
|
2020-06-09 00:20:10 +08:00
|
|
|
return Err(Error::Bounds);
|
|
|
|
}
|
|
|
|
|
2020-06-10 18:40:44 +08:00
|
|
|
let amplitude_control: u16 = (amplitude * (1 << 10) as f32) as u16;
|
|
|
|
|
|
|
|
let mut acr: [u8; 3] = [0; 3];
|
2020-06-09 00:20:10 +08:00
|
|
|
|
|
|
|
// Enable the amplitude multiplier for the channel if required. The amplitude control has
|
|
|
|
// full-scale at 0x3FF (amplitude of 1), so the multiplier should be disabled whenever
|
|
|
|
// full-scale is used.
|
2020-06-10 18:40:44 +08:00
|
|
|
if amplitude_control < (1 << 10) {
|
|
|
|
let masked_control = amplitude_control & 0x3FF;
|
|
|
|
acr[1] = masked_control.to_be_bytes()[0];
|
|
|
|
acr[2] = masked_control.to_be_bytes()[1];
|
|
|
|
|
|
|
|
// Enable the amplitude multiplier
|
|
|
|
acr[1].set_bit(4, true);
|
|
|
|
}
|
2020-06-09 00:20:10 +08:00
|
|
|
|
|
|
|
self.modify_channel(channel, Register::ACR, &acr)?;
|
|
|
|
|
2020-06-10 18:40:44 +08:00
|
|
|
Ok(amplitude_control as f32 / (1 << 10) as f32)
|
|
|
|
}
|
|
|
|
|
2020-06-11 17:51:52 +08:00
|
|
|
/// Get the configured amplitude of a channel.
|
|
|
|
///
|
|
|
|
/// Args:
|
|
|
|
/// * `channel` - The channel to get the amplitude of.
|
|
|
|
///
|
|
|
|
/// Returns:
|
|
|
|
/// The normalized amplitude of the channel.
|
2020-06-12 00:02:01 +08:00
|
|
|
pub fn get_amplitude(&mut self, channel: Channel) -> Result<f32, Error> {
|
2020-06-10 18:40:44 +08:00
|
|
|
let mut acr: [u8; 3] = [0; 3];
|
|
|
|
self.read_channel(channel, Register::ACR, &mut acr)?;
|
|
|
|
|
|
|
|
if acr[1].get_bit(4) {
|
2020-06-16 22:22:12 +08:00
|
|
|
let amplitude_control: u16 =
|
|
|
|
(((acr[1] as u16) << 8) | (acr[2] as u16)) & 0x3FF;
|
2020-06-10 18:40:44 +08:00
|
|
|
Ok(amplitude_control as f32 / (1 << 10) as f32)
|
|
|
|
} else {
|
|
|
|
Ok(1.0)
|
|
|
|
}
|
2020-06-09 00:20:10 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/// Configure the frequency of a specified channel.
|
|
|
|
///
|
|
|
|
/// Arguments:
|
|
|
|
/// * `channel` - The channel to configure the frequency of.
|
|
|
|
/// * `frequency` - The desired output frequency in Hz.
|
|
|
|
///
|
|
|
|
/// Returns:
|
|
|
|
/// The actual programmed frequency of the channel.
|
2020-06-16 22:22:12 +08:00
|
|
|
pub fn set_frequency(
|
|
|
|
&mut self,
|
|
|
|
channel: Channel,
|
2020-10-22 22:16:38 +08:00
|
|
|
frequency: f32,
|
|
|
|
) -> Result<f32, Error> {
|
2020-06-09 00:20:10 +08:00
|
|
|
if frequency < 0.0 || frequency > self.system_clock_frequency() {
|
|
|
|
return Err(Error::Bounds);
|
|
|
|
}
|
|
|
|
|
|
|
|
// The function for channel frequency is `f_out = FTW * f_s / 2^32`, where FTW is the
|
|
|
|
// frequency tuning word and f_s is the system clock rate.
|
2020-06-16 22:22:12 +08:00
|
|
|
let tuning_word: u32 =
|
2020-10-22 22:16:38 +08:00
|
|
|
((frequency as f32 / self.system_clock_frequency())
|
|
|
|
* 1u64.wrapping_shl(32) as f32) as u32;
|
2020-06-16 22:22:12 +08:00
|
|
|
|
|
|
|
self.modify_channel(
|
|
|
|
channel,
|
|
|
|
Register::CFTW0,
|
|
|
|
&tuning_word.to_be_bytes(),
|
|
|
|
)?;
|
2020-10-22 22:16:38 +08:00
|
|
|
Ok((tuning_word as f32 / 1u64.wrapping_shl(32) as f32)
|
2020-06-16 22:22:12 +08:00
|
|
|
* self.system_clock_frequency())
|
2020-06-09 00:20:10 +08:00
|
|
|
}
|
2020-06-10 18:40:44 +08:00
|
|
|
|
2020-06-11 17:51:52 +08:00
|
|
|
/// Get the frequency of a channel.
|
|
|
|
///
|
|
|
|
/// Arguments:
|
|
|
|
/// * `channel` - The channel to get the frequency of.
|
|
|
|
///
|
|
|
|
/// Returns:
|
|
|
|
/// The frequency of the channel in Hz.
|
2020-10-22 22:16:38 +08:00
|
|
|
pub fn get_frequency(&mut self, channel: Channel) -> Result<f32, Error> {
|
2020-06-10 18:40:44 +08:00
|
|
|
// Read the frequency tuning word for the channel.
|
|
|
|
let mut tuning_word: [u8; 4] = [0; 4];
|
|
|
|
self.read_channel(channel, Register::CFTW0, &mut tuning_word)?;
|
|
|
|
let tuning_word = u32::from_be_bytes(tuning_word);
|
|
|
|
|
|
|
|
// Convert the tuning word into a frequency.
|
2020-11-09 19:30:02 +08:00
|
|
|
Ok((tuning_word as f32 * self.system_clock_frequency())
|
|
|
|
/ (1u64 << 32) as f32)
|
2020-06-10 18:40:44 +08:00
|
|
|
}
|
2020-10-21 16:17:22 +08:00
|
|
|
|
2020-12-03 00:40:24 +08:00
|
|
|
/// Finalize DDS configuration
|
|
|
|
///
|
|
|
|
/// # Note
|
|
|
|
/// This is intended for when the DDS profiles will be written as a stream of data to the DDS.
|
|
|
|
///
|
|
|
|
/// # Returns
|
|
|
|
/// (I, config) where `I` is the interface to the DDS and `config` is the frozen `DdsConfig`.
|
2020-12-03 00:01:40 +08:00
|
|
|
pub fn freeze(self) -> (I, DdsConfig) {
|
|
|
|
let config = DdsConfig {
|
|
|
|
mode: self.communication_mode,
|
|
|
|
};
|
|
|
|
(self.interface, config)
|
2020-10-21 16:17:22 +08:00
|
|
|
}
|
2020-06-09 00:20:10 +08:00
|
|
|
}
|
2020-11-17 20:09:45 +08:00
|
|
|
|
2020-12-03 00:40:24 +08:00
|
|
|
/// The frozen DDS configuration.
|
2020-12-03 00:01:40 +08:00
|
|
|
pub struct DdsConfig {
|
|
|
|
mode: Mode,
|
|
|
|
}
|
|
|
|
|
|
|
|
impl DdsConfig {
|
2020-12-03 00:40:24 +08:00
|
|
|
/// Create a serializer that can be used for generating a serialized DDS profile for writing to
|
|
|
|
/// a QSPI stream.
|
2020-12-03 00:01:40 +08:00
|
|
|
pub fn builder(&self) -> ProfileSerializer {
|
|
|
|
ProfileSerializer::new(self.mode)
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-12-03 00:40:24 +08:00
|
|
|
/// Represents a means of serializing a DDS profile for writing to a stream.
|
2020-12-03 00:01:40 +08:00
|
|
|
pub struct ProfileSerializer {
|
2020-11-17 20:09:45 +08:00
|
|
|
data: [u8; 16],
|
|
|
|
index: usize,
|
2020-12-03 00:01:40 +08:00
|
|
|
mode: Mode,
|
2020-11-17 20:09:45 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
impl ProfileSerializer {
|
2020-12-03 00:40:24 +08:00
|
|
|
/// Construct a new serializer.
|
|
|
|
///
|
|
|
|
/// # Args
|
|
|
|
/// * `mode` - The communication mode of the DDS.
|
2020-12-03 00:01:40 +08:00
|
|
|
fn new(mode: Mode) -> Self {
|
2020-11-17 20:09:45 +08:00
|
|
|
Self {
|
2020-12-03 00:01:40 +08:00
|
|
|
mode,
|
2020-11-17 20:09:45 +08:00
|
|
|
data: [0; 16],
|
|
|
|
index: 0,
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-12-03 00:40:24 +08:00
|
|
|
/// Update a number of channels with the requested profile.
|
|
|
|
///
|
|
|
|
/// # Args
|
|
|
|
/// * `channels` - A list of channels to apply the configuration to.
|
|
|
|
/// * `ftw` - If provided, indicates a frequency tuning word for the channels.
|
|
|
|
/// * `pow` - If provided, indicates a phase offset word for the channels.
|
2021-04-08 20:58:28 +08:00
|
|
|
/// * `acr` - If provided, indicates the amplitude control register for the channels. The ACR
|
2021-04-08 22:05:51 +08:00
|
|
|
/// should be stored in the 3 LSB of the word. Note that if amplitude scaling is to be used,
|
|
|
|
/// the "Amplitude multiplier enable" bit must be set.
|
2020-12-03 00:01:40 +08:00
|
|
|
pub fn update_channels(
|
|
|
|
&mut self,
|
|
|
|
channels: &[Channel],
|
|
|
|
ftw: Option<u32>,
|
|
|
|
pow: Option<u16>,
|
2021-04-08 20:58:28 +08:00
|
|
|
acr: Option<u32>,
|
2020-12-03 00:01:40 +08:00
|
|
|
) {
|
|
|
|
let mut csr: u8 = *0u8.set_bits(1..3, self.mode as u8);
|
|
|
|
for channel in channels.iter() {
|
|
|
|
csr.set_bit(4 + *channel as usize, true);
|
|
|
|
}
|
2020-11-17 20:09:45 +08:00
|
|
|
|
2020-12-03 00:01:40 +08:00
|
|
|
self.add_write(Register::CSR, &[csr]);
|
2020-11-17 20:09:45 +08:00
|
|
|
|
2020-12-03 00:01:40 +08:00
|
|
|
if let Some(ftw) = ftw {
|
|
|
|
self.add_write(Register::CFTW0, &ftw.to_be_bytes());
|
2020-11-17 20:09:45 +08:00
|
|
|
}
|
|
|
|
|
2020-12-03 00:01:40 +08:00
|
|
|
if let Some(pow) = pow {
|
|
|
|
self.add_write(Register::CPOW0, &pow.to_be_bytes());
|
|
|
|
}
|
2020-11-17 20:09:45 +08:00
|
|
|
|
2020-12-03 00:01:40 +08:00
|
|
|
if let Some(acr) = acr {
|
2021-04-08 21:00:30 +08:00
|
|
|
self.add_write(Register::ACR, &acr.to_be_bytes()[1..=3]);
|
2020-12-03 00:01:40 +08:00
|
|
|
}
|
|
|
|
}
|
2020-11-17 20:09:45 +08:00
|
|
|
|
2020-12-03 00:40:24 +08:00
|
|
|
/// Add a register write to the serialization data.
|
|
|
|
fn add_write(&mut self, register: Register, value: &[u8]) {
|
|
|
|
let data = &mut self.data[self.index..];
|
|
|
|
data[0] = register as u8;
|
|
|
|
data[1..][..value.len()].copy_from_slice(value);
|
|
|
|
self.index += value.len() + 1;
|
|
|
|
}
|
|
|
|
|
2021-05-27 00:06:55 +08:00
|
|
|
fn pad(&mut self) {
|
|
|
|
// Pad the buffer to 32-bit (4 byte) alignment by adding dummy writes to CSR and LSRR.
|
|
|
|
match self.index & 3 {
|
|
|
|
3 => {
|
|
|
|
// For a level of 3, we have to pad with 5 bytes to align things.
|
|
|
|
self.add_write(Register::CSR, &[(self.mode as u8) << 1]);
|
|
|
|
self.add_write(Register::LSRR, &[0, 0]);
|
|
|
|
}
|
|
|
|
2 => self.add_write(Register::CSR, &[(self.mode as u8) << 1]),
|
|
|
|
1 => self.add_write(Register::LSRR, &[0, 0]),
|
|
|
|
0 => {}
|
|
|
|
|
|
|
|
_ => unreachable!(),
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-12-03 00:40:24 +08:00
|
|
|
/// Get the serialized profile as a slice of 32-bit words.
|
|
|
|
///
|
|
|
|
/// # Note
|
|
|
|
/// The serialized profile will be padded to the next 32-bit word boundary by adding dummy
|
2020-12-07 17:55:09 +08:00
|
|
|
/// writes to the CSR or LSRR registers.
|
2020-12-03 00:40:24 +08:00
|
|
|
///
|
|
|
|
/// # Returns
|
|
|
|
/// A slice of `u32` words representing the serialized profile.
|
2021-05-27 00:06:55 +08:00
|
|
|
pub fn finalize<'a>(&'a mut self) -> &'a [u32] {
|
|
|
|
self.pad();
|
2020-12-03 00:01:40 +08:00
|
|
|
unsafe {
|
|
|
|
core::slice::from_raw_parts::<'a, u32>(
|
|
|
|
&self.data as *const _ as *const u32,
|
|
|
|
self.index / 4,
|
|
|
|
)
|
|
|
|
}
|
|
|
|
}
|
2020-11-17 20:09:45 +08:00
|
|
|
}
|