riscv-formal-nmigen/rvfi/insns/insn_divw.py

22 lines
832 B
Python
Raw Normal View History

2020-08-28 11:52:09 +08:00
from .insn_rv64m_r_type import *
"""
DIVW instruction
"""
class InsnDivw(InsnRV64MRType):
def __init__(self, params):
2020-08-28 12:20:56 +08:00
super().__init__(params, 0b100)
2020-08-28 12:30:39 +08:00
2020-08-28 11:52:09 +08:00
def elaborate(self, platform):
m = super().elaborate(platform)
result = Signal(32)
if self.params.altops:
m.d.comb += result.eq((self.rvfi_rs1_rdata - self.rvfi_rs2_rdata) ^ 0x29bbf66f7f8529ec)
else:
m.d.comb += result.eq(Mux(self.rvfi_rs2_rdata[:32] == 0, 2 ** 32 - 1, Mux((self.rvfi_rs1_rdata == (1 << 31)) & (self.rvfi_rs2_rdata == 2 ** 32 - 1), 1 << 31, Value.as_signed(self.rvfi_rs1_rdata[:32]) // Value.as_signed(self.rvfi_rs2_rdata[:32]))))
m.d.comb += self.spec_rd_wdata.eq(Mux(self.spec_rd_addr, (Mux(result[31], 2 ** (self.params.xlen - 32) - 1, 0) << 32) | result, 0))
return m