artiq/artiq/gateware
Sebastien Bourdeauducq d2f2415b50 analyzer: use CRI and connect at RTIO core
This causes DMA events to be included in analyzer traces.
2017-03-02 18:47:56 +08:00
..
amp kernel_cpu: enable perf counters 2017-02-18 14:09:12 +01:00
drtio drtio: add GenericRXSynchronizer 2017-01-15 13:44:43 -06:00
dsp fir: streamline, optimize DSP extraction, left-align inputs 2016-12-20 21:39:51 +01:00
rtio analyzer: use CRI and connect at RTIO core 2017-03-02 18:47:56 +08:00
targets analyzer: use CRI and connect at RTIO core 2017-03-02 18:47:56 +08:00
test artiq/test/gateware -> artiq/gateware/test 2017-01-30 09:00:55 +08:00
__init__.py artiqlib -> artiq.gateware 2015-03-08 11:00:24 +01:00
ad9_dds.py ad9xxx -> ad9_dds 2017-01-04 11:34:52 +01:00
ad9154_fmc_ebz.py Merge remote-tracking branch 'm-labs/phaser2' into phaser2 2016-12-02 14:11:56 +01:00
nist_clock.py gateware/nist_clock: increase DDS bus drive strength. Closes #468 2016-06-07 11:08:19 -04:00
nist_qc2.py qc2: swap SPI/TTL, all TTL lines are now In+Out compatible 2016-05-19 10:42:03 +08:00
spi.py spi: fix xfers with full data_width (closes #615) 2017-01-03 19:51:14 +01:00