forked from M-Labs/zynq-rs
zynq::slcr: fix a bitfield index
that didn't solve our problems.
This commit is contained in:
parent
6bee1f44f4
commit
04e816d99e
|
@ -376,7 +376,7 @@ register_bits!(gem_clk_ctrl,
|
||||||
divisor, u8, 8, 13);
|
divisor, u8, 8, 13);
|
||||||
register_bits_typed!(gem_clk_ctrl,
|
register_bits_typed!(gem_clk_ctrl,
|
||||||
/// Source to generate the ref clock
|
/// Source to generate the ref clock
|
||||||
srcsel, u8, PllSource, 4, 5);
|
srcsel, u8, PllSource, 4, 6);
|
||||||
register_bit!(gem_clk_ctrl,
|
register_bit!(gem_clk_ctrl,
|
||||||
/// SMC reference clock control
|
/// SMC reference clock control
|
||||||
clkact, 0);
|
clkact, 0);
|
||||||
|
|
Loading…
Reference in New Issue