2
0
mirror of https://github.com/m-labs/artiq.git synced 2025-02-03 06:10:18 +08:00
artiq/artiq/gateware/rtio
Sebastien Bourdeauducq 7196bc21c1 rtio: simplify error reset logic
Channel is always selected when reset is issued.
2016-12-12 17:35:10 +08:00
..
phy rtio: support differential ttl 2016-11-24 15:04:12 +01:00
__init__.py rtio: export DMA and CRIInterconnectShared 2016-12-01 16:30:29 +08:00
analyzer.py perform RTIO init on comms CPU side 2016-12-09 14:16:55 +08:00
cdc.py adapt to migen/misoc changes 2016-10-31 00:53:01 +08:00
core.py rtio: simplify error reset logic 2016-12-12 17:35:10 +08:00
cri.py perform RTIO init on comms CPU side 2016-12-09 14:16:55 +08:00
dma.py rtio: always read full DMA sequence 2016-12-06 01:05:47 +08:00
moninj.py gateware,runtime: use new migen/misoc 2015-11-04 00:35:03 +08:00
rtlink.py rtio: remove NOP suppression capability 2016-03-10 09:47:29 +08:00