mirror of https://github.com/m-labs/artiq.git
rtio: fix/cleanup parameters
This commit is contained in:
parent
07d3f87c51
commit
d74a7d272e
|
@ -89,6 +89,7 @@ class Core(Module, AutoCSR):
|
|||
|
||||
outputs = SED(channels, glbl_fine_ts_width, "async",
|
||||
quash_channels=quash_channels,
|
||||
lane_count=lane_count, fifo_depth=fifo_depth,
|
||||
interface=self.cri)
|
||||
self.submodules += outputs
|
||||
self.comb += outputs.coarse_timestamp.eq(coarse_ts)
|
||||
|
|
|
@ -13,7 +13,7 @@ __all__ = ["SED"]
|
|||
class SED(Module):
|
||||
def __init__(self, channels, glbl_fine_ts_width, mode,
|
||||
lane_count=8, fifo_depth=128, enable_spread=True,
|
||||
quash_channels=[], interface=None, report_buffer_space=False):
|
||||
quash_channels=[], report_buffer_space=False, interface=None):
|
||||
if mode == "sync":
|
||||
lane_dist_cdr = lambda x: x
|
||||
fifos_cdr = lambda x: x
|
||||
|
|
Loading…
Reference in New Issue