forked from M-Labs/artiq
hmc7043: fix SYSREF to meet s/h at FPGA (#794)
This commit is contained in:
parent
6272052d15
commit
0e640a6d6f
|
@ -172,7 +172,7 @@ pub mod hmc7043 {
|
||||||
(false, 0, 0x0, 0x0, 0x08), // 4: ADC2_CLK
|
(false, 0, 0x0, 0x0, 0x08), // 4: ADC2_CLK
|
||||||
(false, 0, 0x0, 0x0, 0x08), // 5: ADC2_SYSREF
|
(false, 0, 0x0, 0x0, 0x08), // 5: ADC2_SYSREF
|
||||||
(false, 0, 0x0, 0x0, 0x08), // 6: GTP_CLK2
|
(false, 0, 0x0, 0x0, 0x08), // 6: GTP_CLK2
|
||||||
(true, SYSREF_DIV, 0x0, 0x0, 0x10), // 7: FPGA_DAC_SYSREF, LVDS
|
(true, SYSREF_DIV, 0x0, 0x2, 0x10), // 7: FPGA_DAC_SYSREF, LVDS
|
||||||
(true, FPGA_CLK_DIV, 0x0, 0x0, 0x08), // 8: GTP_CLK1
|
(true, FPGA_CLK_DIV, 0x0, 0x0, 0x08), // 8: GTP_CLK1
|
||||||
(false, 0, 0x0, 0x0, 0x10), // 9: AMC_MASTER_AUX_CLK
|
(false, 0, 0x0, 0x0, 0x10), // 9: AMC_MASTER_AUX_CLK
|
||||||
(false, 0, 0x0, 0x0, 0x10), // 10: RTM_MASTER_AUX_CLK
|
(false, 0, 0x0, 0x0, 0x10), // 10: RTM_MASTER_AUX_CLK
|
||||||
|
|
Loading…
Reference in New Issue