forked from M-Labs/artiq
sayma_rtm2: si5324_clkout -> cdr_clk_clean
This commit is contained in:
parent
560849e693
commit
5d31cf2268
|
@ -195,7 +195,7 @@ class SaymaRTM(Module):
|
|||
sysref_pads = platform.request("rtm_master_aux_clk")
|
||||
elif hw_rev == "v2.0":
|
||||
# https://github.com/sinara-hw/Sayma_RTM/issues/68
|
||||
rtio_clock_pads = platform.request("si5324_clkout_fabric")
|
||||
rtio_clock_pads = platform.request("cdr_clk_clean_fabric")
|
||||
sysref_pads = platform.request("rtm_fpga_sysref", 1) # use odd-numbered 7043 output
|
||||
else:
|
||||
raise NotImplementedError
|
||||
|
|
|
@ -82,7 +82,7 @@ class _SatelliteBase(BaseSoC):
|
|||
|
||||
disable_si5324_ibuf = Signal(reset=1)
|
||||
disable_si5324_ibuf.attr.add("no_retiming")
|
||||
si5324_clkout = platform.request("si5324_clkout")
|
||||
si5324_clkout = platform.request("cdr_clk_clean")
|
||||
si5324_clkout_buf = Signal()
|
||||
self.specials += Instance("IBUFDS_GTE2",
|
||||
i_CEB=disable_si5324_ibuf,
|
||||
|
|
Loading…
Reference in New Issue