forked from M-Labs/zynq-rs
1
0
Fork 0
zynq-rs/libboard_zynq/src
Harry Ho c60230af25 i2c: implement basic i2c bitbanging 2020-08-05 17:35:33 +08:00
..
clocks SDIO module completed 2020-06-05 12:27:12 +08:00
ddr ddr: improve dci divisors calculation 2020-07-28 00:43:33 +02:00
devc timer::global: wrap us in Microseconds, impl embedded_hal blocking delay traits 2020-07-22 23:41:15 +02:00
eth reduce ethernet verbosity 2020-08-04 22:15:01 +08:00
flash libboard_zynq: use log logging 2020-05-01 01:46:42 +02:00
i2c i2c: implement basic i2c bitbanging 2020-08-05 17:35:33 +08:00
ps7_init Revert "simplify ps7_init" 2020-07-06 11:55:04 +08:00
sdio timer::global: wrap us in Microseconds, impl embedded_hal blocking delay traits 2020-07-22 23:41:15 +02:00
timer timer::global: wrap us in Microseconds, impl embedded_hal blocking delay traits 2020-07-22 23:41:15 +02:00
uart libboard_zynq: flush Uart by waiting for tx idle 2020-05-02 23:32:01 +02:00
axi_gp.rs split into lib{register, cortex_a9, board_zynq, board_zc706} crates 2019-12-17 23:35:58 +01:00
axi_hp.rs split into lib{register, cortex_a9, board_zynq, board_zc706} crates 2019-12-17 23:35:58 +01:00
gic.rs libboard_zynq/gic: refactored and added SGI functions. 2020-08-03 12:35:17 +08:00
lib.rs i2c: implement basic i2c bitbanging 2020-08-05 17:35:33 +08:00
logger.rs timer::global: wrap us in Microseconds, impl embedded_hal blocking delay traits 2020-07-22 23:41:15 +02:00
mpcore.rs libboard_zynq/gic: refactored and added SGI functions. 2020-08-03 12:35:17 +08:00
slcr.rs libboard_zynq: add fpgax_clk_ctrl registers 2020-07-07 19:37:51 +08:00
stdio.rs libboard_zynq: flush Uart by waiting for tx idle 2020-05-02 23:32:01 +02:00
time.rs timer::global: wrap us in Microseconds, impl embedded_hal blocking delay traits 2020-07-22 23:41:15 +02:00