forked from M-Labs/artiq-zynq
master wrpll: default vco to 1.25Ghz
This commit is contained in:
parent
963a4822c4
commit
30392c9ca8
|
@ -160,14 +160,12 @@ class SMAFrequencyMultiplier(Module, AutoCSR):
|
||||||
i_CLKIN1=ClockSignal("sys"),
|
i_CLKIN1=ClockSignal("sys"),
|
||||||
i_CLKINSEL=1, # 1=CLKIN1 0=CLKIN2
|
i_CLKINSEL=1, # 1=CLKIN1 0=CLKIN2
|
||||||
|
|
||||||
# VCO @ 1Ghz
|
# VCO @ 1.25Ghz
|
||||||
p_CLKFBOUT_MULT_F=8.0,
|
p_CLKFBOUT_MULT_F=10, p_DIVCLK_DIVIDE=1,
|
||||||
# p_CLKFBOUT_MULT = 1.0, # M = p_CLKFBOUT_MULT_F/p_CLKFBOUT_MULT
|
|
||||||
p_DIVCLK_DIVIDE=1,
|
|
||||||
i_CLKFBIN=mmcm_fb_clk, o_CLKFBOUT=mmcm_fb_clk,
|
i_CLKFBIN=mmcm_fb_clk, o_CLKFBOUT=mmcm_fb_clk,
|
||||||
|
|
||||||
# 62.5MHz
|
# 125Mhz for WRPLL
|
||||||
p_CLKOUT0_DIVIDE_F=16, p_CLKOUT0_PHASE=0.0, o_CLKOUT0=ref_clk,
|
p_CLKOUT0_DIVIDE_F=10, p_CLKOUT0_PHASE=0.0, o_CLKOUT0=ref_clk,
|
||||||
|
|
||||||
# Dynamic Reconfiguration Port
|
# Dynamic Reconfiguration Port
|
||||||
i_DADDR = self.mmcm_daddr.storage,
|
i_DADDR = self.mmcm_daddr.storage,
|
||||||
|
|
Loading…
Reference in New Issue