mirror of https://github.com/m-labs/artiq.git
drtio: increase A7 clock aligner check period
This commit is contained in:
parent
738654c783
commit
f060d6e1b3
|
@ -689,7 +689,7 @@ class GTPSingle(Module):
|
||||||
self.comb += decoders[i].input.eq(rxdata[10*i:10*(i+1)])
|
self.comb += decoders[i].input.eq(rxdata[10*i:10*(i+1)])
|
||||||
|
|
||||||
# clock alignment
|
# clock alignment
|
||||||
clock_aligner = BruteforceClockAligner(0b0101111100, rtio_clk_freq, check_period=10e-3)
|
clock_aligner = BruteforceClockAligner(0b0101111100, rtio_clk_freq, check_period=12e-3)
|
||||||
self.submodules += clock_aligner
|
self.submodules += clock_aligner
|
||||||
self.comb += [
|
self.comb += [
|
||||||
clock_aligner.rxdata.eq(rxdata),
|
clock_aligner.rxdata.eq(rxdata),
|
||||||
|
|
Loading…
Reference in New Issue