mirror of https://github.com/m-labs/artiq.git
sayma: clock JESD204 from GTP CLK2
This frees up GTP CLK1, which is routable to the SFP quads, for DRTIO.
This commit is contained in:
parent
b28ff587c5
commit
de7d64d482
|
@ -171,7 +171,7 @@ pub mod hmc7043 {
|
|||
(true, SYSREF_DIV, 0x08), // 3: DAC1_SYSREF
|
||||
(false, 0, 0x08), // 4: ADC2_CLK
|
||||
(false, 0, 0x08), // 5: ADC2_SYSREF
|
||||
(false, 0, 0x08), // 6: GTP_CLK2
|
||||
(true, FPGA_CLK_DIV, 0x08), // 6: GTP_CLK2
|
||||
(true, SYSREF_DIV, 0x10), // 7: FPGA_DAC_SYSREF, LVDS
|
||||
(true, FPGA_CLK_DIV, 0x08), // 8: GTP_CLK1
|
||||
(false, 0, 0x10), // 9: AMC_MASTER_AUX_CLK
|
||||
|
|
|
@ -57,9 +57,9 @@ mod moninj;
|
|||
mod analyzer;
|
||||
|
||||
#[cfg(has_ad9154)]
|
||||
const SYSREF_PHASE_FPGA: u16 = 32;
|
||||
const SYSREF_PHASE_FPGA: u16 = 20;
|
||||
#[cfg(has_ad9154)]
|
||||
const SYSREF_PHASE_DAC: u16 = 61;
|
||||
const SYSREF_PHASE_DAC: u16 = 31;
|
||||
|
||||
fn startup() {
|
||||
irq::set_mask(0);
|
||||
|
|
|
@ -26,7 +26,7 @@ class UltrascaleCRG(Module, AutoCSR):
|
|||
self.clock_domains.cd_jesd = ClockDomain()
|
||||
|
||||
refclk2 = Signal()
|
||||
refclk_pads = platform.request("dac_refclk", 0)
|
||||
refclk_pads = platform.request("dac_refclk", 1)
|
||||
platform.add_period_constraint(refclk_pads.p, 1e9/self.refclk_freq)
|
||||
self.specials += [
|
||||
Instance("IBUFDS_GTE3", i_CEB=self.jreset.storage, p_REFCLK_HROW_CK_SEL=0b00,
|
||||
|
|
Loading…
Reference in New Issue