mirror of
https://github.com/m-labs/artiq.git
synced 2024-12-25 11:18:27 +08:00
kc705_drtio_master: fix number of fine RTIO timestamp bits
This commit is contained in:
parent
f4c6d6eb69
commit
cf342eca6e
@ -54,7 +54,7 @@ class Master(MiniSoC, AMPSoC):
|
||||
phy = ttl_simple.Inout(platform.request(sma))
|
||||
self.submodules += phy
|
||||
rtio_channels.append(rtio.Channel.from_phy(phy))
|
||||
self.submodules.rtio_core = rtio.Core(rtio_channels, 2)
|
||||
self.submodules.rtio_core = rtio.Core(rtio_channels, 3)
|
||||
|
||||
self.submodules.cridec = rtio.CRIDecoder([self.drtio.cri, self.rtio_core.cri])
|
||||
self.submodules.rtio = rtio.KernelInitiator(self.cridec.master)
|
||||
|
Loading…
Reference in New Issue
Block a user