mirror of
https://github.com/m-labs/artiq.git
synced 2025-02-17 21:11:56 +08:00
kasli: use 125MHz DRTIO freq for testing
This commit is contained in:
parent
969a305c5a
commit
9f96b6bcda
@ -685,7 +685,7 @@ class _MasterBase(MiniSoC, AMPSoC):
|
|||||||
}
|
}
|
||||||
mem_map.update(MiniSoC.mem_map)
|
mem_map.update(MiniSoC.mem_map)
|
||||||
|
|
||||||
def __init__(self, rtio_clk_freq=150e6, **kwargs):
|
def __init__(self, rtio_clk_freq=125e6, **kwargs):
|
||||||
MiniSoC.__init__(self,
|
MiniSoC.__init__(self,
|
||||||
cpu_type="or1k",
|
cpu_type="or1k",
|
||||||
sdram_controller_type="minicon",
|
sdram_controller_type="minicon",
|
||||||
@ -834,7 +834,7 @@ class _SatelliteBase(BaseSoC):
|
|||||||
}
|
}
|
||||||
mem_map.update(BaseSoC.mem_map)
|
mem_map.update(BaseSoC.mem_map)
|
||||||
|
|
||||||
def __init__(self, rtio_clk_freq=150e6, **kwargs):
|
def __init__(self, rtio_clk_freq=125e6, **kwargs):
|
||||||
BaseSoC.__init__(self,
|
BaseSoC.__init__(self,
|
||||||
cpu_type="or1k",
|
cpu_type="or1k",
|
||||||
sdram_controller_type="minicon",
|
sdram_controller_type="minicon",
|
||||||
|
Loading…
Reference in New Issue
Block a user