mirror of https://github.com/m-labs/artiq.git
soc/target: remap RTIO to avoid conflict with Ethernet MAC+PHY
This commit is contained in:
parent
1f92e19f2b
commit
65567e1201
|
@ -41,7 +41,7 @@ class _TestGen(Module):
|
||||||
|
|
||||||
class ARTIQMiniSoC(BaseSoC):
|
class ARTIQMiniSoC(BaseSoC):
|
||||||
csr_map = {
|
csr_map = {
|
||||||
"rtio": 12
|
"rtio": 13
|
||||||
}
|
}
|
||||||
csr_map.update(BaseSoC.csr_map)
|
csr_map.update(BaseSoC.csr_map)
|
||||||
|
|
||||||
|
|
Loading…
Reference in New Issue