forked from M-Labs/artiq
firmware: fix compilation problems in ad9154 and ad9516
This commit is contained in:
parent
26e7f68b5d
commit
eef3f50016
|
@ -1,6 +1,6 @@
|
||||||
use csr;
|
use csr;
|
||||||
use clock;
|
use clock;
|
||||||
mod ad9154_reg;
|
use ad9154_reg;
|
||||||
|
|
||||||
fn spi_setup() {
|
fn spi_setup() {
|
||||||
unsafe {
|
unsafe {
|
||||||
|
@ -14,7 +14,7 @@ fn spi_setup() {
|
||||||
csr::converter_spi::clk_div_read_write(16);
|
csr::converter_spi::clk_div_read_write(16);
|
||||||
csr::converter_spi::xfer_len_write_write(24);
|
csr::converter_spi::xfer_len_write_write(24);
|
||||||
csr::converter_spi::xfer_len_read_write(0);
|
csr::converter_spi::xfer_len_read_write(0);
|
||||||
csr::converter_spi::cs_write(csr::CONFIG_CONVERTER_SPI_DAC_CS);
|
csr::converter_spi::cs_write(1 << csr::CONFIG_CONVERTER_SPI_DAC_CS);
|
||||||
csr::converter_spi::offline_write(0);
|
csr::converter_spi::offline_write(0);
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
@ -41,7 +41,7 @@ fn jesd_enable(en: bool) {
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
fn jesd_ready() {
|
fn jesd_ready() -> bool {
|
||||||
unsafe {
|
unsafe {
|
||||||
csr::ad9154::jesd_control_ready_read() != 0
|
csr::ad9154::jesd_control_ready_read() != 0
|
||||||
}
|
}
|
||||||
|
@ -59,7 +59,7 @@ fn jesd_stpl(en: bool) {
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
fn jesd_jsync() {
|
fn jesd_jsync() -> bool {
|
||||||
unsafe {
|
unsafe {
|
||||||
csr::ad9154::jesd_jsync_read() != 0
|
csr::ad9154::jesd_jsync_read() != 0
|
||||||
}
|
}
|
||||||
|
@ -141,8 +141,7 @@ fn dac_setup() -> Result<(), &'static str> {
|
||||||
0*ad9154_reg::ADDRINC_M | 0*ad9154_reg::ADDRINC |
|
0*ad9154_reg::ADDRINC_M | 0*ad9154_reg::ADDRINC |
|
||||||
1*ad9154_reg::SDOACTIVE_M | 1*ad9154_reg::SDOACTIVE);
|
1*ad9154_reg::SDOACTIVE_M | 1*ad9154_reg::SDOACTIVE);
|
||||||
clock::spin_us(100);
|
clock::spin_us(100);
|
||||||
if read(ad9154_reg::PRODIDH) as u16 << 8 |
|
if (read(ad9154_reg::PRODIDH) as u16) << 8 | (read(ad9154_reg::PRODIDL) as u16) != 0x9154 {
|
||||||
read(ad9154_reg::PRODIDL) as u16 != 0x9154 {
|
|
||||||
return Err("AD9154 not found")
|
return Err("AD9154 not found")
|
||||||
}
|
}
|
||||||
|
|
||||||
|
@ -227,7 +226,7 @@ fn dac_setup() -> Result<(), &'static str> {
|
||||||
JESD_SETTINGS.jesdv*ad9154_reg::JESDV);
|
JESD_SETTINGS.jesdv*ad9154_reg::JESDV);
|
||||||
write(ad9154_reg::ILS_HD_CF,
|
write(ad9154_reg::ILS_HD_CF,
|
||||||
0*ad9154_reg::HD | 0*ad9154_reg::CF);
|
0*ad9154_reg::HD | 0*ad9154_reg::CF);
|
||||||
write(ad9154_reg::ILS_CHECKSUM, jesd_checksum(JESD_SETTINGS));
|
write(ad9154_reg::ILS_CHECKSUM, jesd_checksum(&JESD_SETTINGS));
|
||||||
write(ad9154_reg::LANEDESKEW, 0x0f);
|
write(ad9154_reg::LANEDESKEW, 0x0f);
|
||||||
for i in 0..8 {
|
for i in 0..8 {
|
||||||
write(ad9154_reg::BADDISPARITY, 0*ad9154_reg::RST_IRQ_DIS |
|
write(ad9154_reg::BADDISPARITY, 0*ad9154_reg::RST_IRQ_DIS |
|
||||||
|
@ -350,8 +349,9 @@ fn dac_setup() -> Result<(), &'static str> {
|
||||||
1*ad9154_reg::SYNCARM | 0*ad9154_reg::SYNCCLRSTKY |
|
1*ad9154_reg::SYNCARM | 0*ad9154_reg::SYNCCLRSTKY |
|
||||||
0*ad9154_reg::SYNCCLRLAST);
|
0*ad9154_reg::SYNCCLRLAST);
|
||||||
clock::spin_us(1000); // ensure at least one sysref edge
|
clock::spin_us(1000); // ensure at least one sysref edge
|
||||||
if read(ad9154_reg::SYNC_STATUS) & ad9154_reg::SYNC_LOCK == 0:
|
if read(ad9154_reg::SYNC_STATUS) & ad9154_reg::SYNC_LOCK == 0 {
|
||||||
return Err("no sync lock")
|
return Err("no sync lock")
|
||||||
|
}
|
||||||
write(ad9154_reg::XBAR_LN_0_1,
|
write(ad9154_reg::XBAR_LN_0_1,
|
||||||
7*ad9154_reg::LOGICAL_LANE0_SRC | 6*ad9154_reg::LOGICAL_LANE1_SRC);
|
7*ad9154_reg::LOGICAL_LANE0_SRC | 6*ad9154_reg::LOGICAL_LANE1_SRC);
|
||||||
write(ad9154_reg::XBAR_LN_2_3,
|
write(ad9154_reg::XBAR_LN_2_3,
|
||||||
|
@ -416,7 +416,7 @@ fn cfg() -> Result<(), &'static str> {
|
||||||
jesd_stpl(false);
|
jesd_stpl(false);
|
||||||
clock::spin_us(10000);
|
clock::spin_us(10000);
|
||||||
jesd_enable(true);
|
jesd_enable(true);
|
||||||
dac_setup();
|
dac_setup()?;
|
||||||
jesd_enable(false);
|
jesd_enable(false);
|
||||||
clock::spin_us(10000);
|
clock::spin_us(10000);
|
||||||
jesd_enable(true);
|
jesd_enable(true);
|
||||||
|
@ -444,7 +444,7 @@ fn cfg() -> Result<(), &'static str> {
|
||||||
pub fn init() -> Result<(), &'static str> {
|
pub fn init() -> Result<(), &'static str> {
|
||||||
spi_setup();
|
spi_setup();
|
||||||
|
|
||||||
for i in 0..99 {
|
for _ in 0..99 {
|
||||||
let outcome = cfg();
|
let outcome = cfg();
|
||||||
if outcome.is_ok() {
|
if outcome.is_ok() {
|
||||||
return outcome
|
return outcome
|
||||||
|
|
|
@ -1,12 +1,12 @@
|
||||||
pub const SPI_INTFCONFA : u16 = 0x000;
|
pub const SPI_INTFCONFA : u16 = 0x000;
|
||||||
pub const SOFTRESET : u8 = 1 << 0
|
pub const SOFTRESET : u8 = 1 << 0;
|
||||||
pub const LSBFIRST : u8 = 1 << 1
|
pub const LSBFIRST : u8 = 1 << 1;
|
||||||
pub const ADDRINC : u8 = 1 << 2
|
pub const ADDRINC : u8 = 1 << 2;
|
||||||
pub const SDOACTIVE : u8 = 1 << 3
|
pub const SDOACTIVE : u8 = 1 << 3;
|
||||||
pub const SDOACTIVE_M : u8 = 1 << 4
|
pub const SDOACTIVE_M : u8 = 1 << 4;
|
||||||
pub const ADDRINC_M : u8 = 1 << 5
|
pub const ADDRINC_M : u8 = 1 << 5;
|
||||||
pub const LSBFIRST_M : u8 = 1 << 6
|
pub const LSBFIRST_M : u8 = 1 << 6;
|
||||||
pub const SOFTRESET_M : u8 = 1 << 7
|
pub const SOFTRESET_M : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const CHIPTYPE : u16 = 0x003;
|
pub const CHIPTYPE : u16 = 0x003;
|
||||||
|
|
||||||
|
@ -15,134 +15,134 @@ pub const PRODIDL : u16 = 0x004;
|
||||||
pub const PRODIDH : u16 = 0x005;
|
pub const PRODIDH : u16 = 0x005;
|
||||||
|
|
||||||
pub const CHIPGRADE : u16 = 0x006;
|
pub const CHIPGRADE : u16 = 0x006;
|
||||||
pub const DEV_REVISION : u8 = 1 << 0
|
pub const DEV_REVISION : u8 = 1 << 0;
|
||||||
pub const PROD_GRADE : u8 = 1 << 4
|
pub const PROD_GRADE : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const SPI_PAGEINDX : u16 = 0x008;
|
pub const SPI_PAGEINDX : u16 = 0x008;
|
||||||
|
|
||||||
pub const PWRCNTRL0 : u16 = 0x011;
|
pub const PWRCNTRL0 : u16 = 0x011;
|
||||||
pub const PD_DAC3 : u8 = 1 << 3
|
pub const PD_DAC3 : u8 = 1 << 3;
|
||||||
pub const PD_DAC2 : u8 = 1 << 4
|
pub const PD_DAC2 : u8 = 1 << 4;
|
||||||
pub const PD_DAC1 : u8 = 1 << 5
|
pub const PD_DAC1 : u8 = 1 << 5;
|
||||||
pub const PD_DAC0 : u8 = 1 << 6
|
pub const PD_DAC0 : u8 = 1 << 6;
|
||||||
pub const PD_BG : u8 = 1 << 7
|
pub const PD_BG : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const TXENMASK1 : u16 = 0x012;
|
pub const TXENMASK1 : u16 = 0x012;
|
||||||
pub const DACA_MASK : u8 = 1 << 6
|
pub const DACA_MASK : u8 = 1 << 6;
|
||||||
pub const DACB_MASK : u8 = 1 << 7
|
pub const DACB_MASK : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const PWRCNTRL3 : u16 = 0x013;
|
pub const PWRCNTRL3 : u16 = 0x013;
|
||||||
pub const SPI_TXEN : u8 = 1 << 0
|
pub const SPI_TXEN : u8 = 1 << 0;
|
||||||
pub const ENA_SPI_TXEN : u8 = 1 << 1
|
pub const ENA_SPI_TXEN : u8 = 1 << 1;
|
||||||
pub const SPI_PA_CTRL : u8 = 1 << 2
|
pub const SPI_PA_CTRL : u8 = 1 << 2;
|
||||||
pub const ENA_PA_CTRL_FROM_SPI : u8 = 1 << 3
|
pub const ENA_PA_CTRL_FROM_SPI : u8 = 1 << 3;
|
||||||
pub const ENA_PA_CTRL_FROM_BLSM : u8 = 1 << 4
|
pub const ENA_PA_CTRL_FROM_BLSM : u8 = 1 << 4;
|
||||||
pub const ENA_PA_CTRL_FROM_TXENSM : u8 = 1 << 5
|
pub const ENA_PA_CTRL_FROM_TXENSM : u8 = 1 << 5;
|
||||||
pub const ENA_PA_CTRL_FROM_PARROT_ERR : u8 = 1 << 6
|
pub const ENA_PA_CTRL_FROM_PARROT_ERR : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const GROUP_DLY : u16 = 0x014;
|
pub const GROUP_DLY : u16 = 0x014;
|
||||||
pub const COARSE_GROUP_DELAY : u8 = 1 << 0
|
pub const COARSE_GROUP_DELAY : u8 = 1 << 0;
|
||||||
pub const GROUP_DELAY_RESERVED : u8 = 1 << 4
|
pub const GROUP_DELAY_RESERVED : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const IRQEN_STATUSMODE0 : u16 = 0x01f;
|
pub const IRQEN_STATUSMODE0 : u16 = 0x01f;
|
||||||
pub const IRQEN_SMODE_LANEFIFOERR : u8 = 1 << 1
|
pub const IRQEN_SMODE_LANEFIFOERR : u8 = 1 << 1;
|
||||||
pub const IRQEN_SMODE_SERPLLLOCK : u8 = 1 << 2
|
pub const IRQEN_SMODE_SERPLLLOCK : u8 = 1 << 2;
|
||||||
pub const IRQEN_SMODE_SERPLLLOST : u8 = 1 << 3
|
pub const IRQEN_SMODE_SERPLLLOST : u8 = 1 << 3;
|
||||||
pub const IRQEN_SMODE_DACPLLLOCK : u8 = 1 << 4
|
pub const IRQEN_SMODE_DACPLLLOCK : u8 = 1 << 4;
|
||||||
pub const IRQEN_SMODE_DACPLLLOST : u8 = 1 << 5
|
pub const IRQEN_SMODE_DACPLLLOST : u8 = 1 << 5;
|
||||||
|
|
||||||
pub const IRQEN_STATUSMODE1 : u16 = 0x020;
|
pub const IRQEN_STATUSMODE1 : u16 = 0x020;
|
||||||
pub const IRQEN_SMODE_PRBS0 : u8 = 1 << 0
|
pub const IRQEN_SMODE_PRBS0 : u8 = 1 << 0;
|
||||||
pub const IRQEN_SMODE_PRBS1 : u8 = 1 << 1
|
pub const IRQEN_SMODE_PRBS1 : u8 = 1 << 1;
|
||||||
pub const IRQEN_SMODE_PRBS2 : u8 = 1 << 2
|
pub const IRQEN_SMODE_PRBS2 : u8 = 1 << 2;
|
||||||
pub const IRQEN_SMODE_PRBS3 : u8 = 1 << 3
|
pub const IRQEN_SMODE_PRBS3 : u8 = 1 << 3;
|
||||||
|
|
||||||
pub const IRQEN_STATUSMODE2 : u16 = 0x021;
|
pub const IRQEN_STATUSMODE2 : u16 = 0x021;
|
||||||
pub const IRQEN_SMODE_SYNC_TRIP0 : u8 = 1 << 0
|
pub const IRQEN_SMODE_SYNC_TRIP0 : u8 = 1 << 0;
|
||||||
pub const IRQEN_SMODE_SYNC_WLIM0 : u8 = 1 << 1
|
pub const IRQEN_SMODE_SYNC_WLIM0 : u8 = 1 << 1;
|
||||||
pub const IRQEN_SMODE_SYNC_ROTATE0 : u8 = 1 << 2
|
pub const IRQEN_SMODE_SYNC_ROTATE0 : u8 = 1 << 2;
|
||||||
pub const IRQEN_SMODE_SYNC_LOCK0 : u8 = 1 << 3
|
pub const IRQEN_SMODE_SYNC_LOCK0 : u8 = 1 << 3;
|
||||||
pub const IRQEN_SMODE_NCO_ALIGN0 : u8 = 1 << 4
|
pub const IRQEN_SMODE_NCO_ALIGN0 : u8 = 1 << 4;
|
||||||
pub const IRQEN_SMODE_BLNKDONE0 : u8 = 1 << 5
|
pub const IRQEN_SMODE_BLNKDONE0 : u8 = 1 << 5;
|
||||||
pub const IRQEN_SMODE_PDPERR0 : u8 = 1 << 7
|
pub const IRQEN_SMODE_PDPERR0 : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const IRQEN_STATUSMODE3 : u16 = 0x022;
|
pub const IRQEN_STATUSMODE3 : u16 = 0x022;
|
||||||
pub const IRQEN_SMODE_SYNC_TRIP1 : u8 = 1 << 0
|
pub const IRQEN_SMODE_SYNC_TRIP1 : u8 = 1 << 0;
|
||||||
pub const IRQEN_SMODE_SYNC_WLIM1 : u8 = 1 << 1
|
pub const IRQEN_SMODE_SYNC_WLIM1 : u8 = 1 << 1;
|
||||||
pub const IRQEN_SMODE_SYNC_ROTATE1 : u8 = 1 << 2
|
pub const IRQEN_SMODE_SYNC_ROTATE1 : u8 = 1 << 2;
|
||||||
pub const IRQEN_SMODE_SYNC_LOCK1 : u8 = 1 << 3
|
pub const IRQEN_SMODE_SYNC_LOCK1 : u8 = 1 << 3;
|
||||||
pub const IRQEN_SMODE_NCO_ALIGN1 : u8 = 1 << 4
|
pub const IRQEN_SMODE_NCO_ALIGN1 : u8 = 1 << 4;
|
||||||
pub const IRQEN_SMODE_BLNKDONE1 : u8 = 1 << 5
|
pub const IRQEN_SMODE_BLNKDONE1 : u8 = 1 << 5;
|
||||||
pub const IRQEN_SMODE_PDPERR1 : u8 = 1 << 7
|
pub const IRQEN_SMODE_PDPERR1 : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const IRQ_STATUS0 : u16 = 0x023;
|
pub const IRQ_STATUS0 : u16 = 0x023;
|
||||||
pub const LANEFIFOERR : u8 = 1 << 1
|
pub const LANEFIFOERR : u8 = 1 << 1;
|
||||||
pub const SERPLLLOCK : u8 = 1 << 2
|
pub const SERPLLLOCK : u8 = 1 << 2;
|
||||||
pub const SERPLLLOST : u8 = 1 << 3
|
pub const SERPLLLOST : u8 = 1 << 3;
|
||||||
pub const DACPLLLOCK : u8 = 1 << 4
|
pub const DACPLLLOCK : u8 = 1 << 4;
|
||||||
pub const DACPLLLOST : u8 = 1 << 5
|
pub const DACPLLLOST : u8 = 1 << 5;
|
||||||
|
|
||||||
pub const IRQ_STATUS1 : u16 = 0x024;
|
pub const IRQ_STATUS1 : u16 = 0x024;
|
||||||
pub const PRBS0 : u8 = 1 << 0
|
pub const PRBS0 : u8 = 1 << 0;
|
||||||
pub const PRBS1 : u8 = 1 << 1
|
pub const PRBS1 : u8 = 1 << 1;
|
||||||
pub const PRBS2 : u8 = 1 << 2
|
pub const PRBS2 : u8 = 1 << 2;
|
||||||
pub const PRBS3 : u8 = 1 << 3
|
pub const PRBS3 : u8 = 1 << 3;
|
||||||
|
|
||||||
pub const IRQ_STATUS2 : u16 = 0x025;
|
pub const IRQ_STATUS2 : u16 = 0x025;
|
||||||
pub const SYNC_TRIP0 : u8 = 1 << 0
|
pub const SYNC_TRIP0 : u8 = 1 << 0;
|
||||||
pub const SYNC_WLIM0 : u8 = 1 << 1
|
pub const SYNC_WLIM0 : u8 = 1 << 1;
|
||||||
pub const SYNC_ROTATE0 : u8 = 1 << 2
|
pub const SYNC_ROTATE0 : u8 = 1 << 2;
|
||||||
pub const SYNC_LOCK0 : u8 = 1 << 3
|
pub const SYNC_LOCK0 : u8 = 1 << 3;
|
||||||
pub const NCO_ALIGN0 : u8 = 1 << 4
|
pub const NCO_ALIGN0 : u8 = 1 << 4;
|
||||||
pub const BLNKDONE0 : u8 = 1 << 5
|
pub const BLNKDONE0 : u8 = 1 << 5;
|
||||||
pub const PDPERR0 : u8 = 1 << 7
|
pub const PDPERR0 : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const IRQ_STATUS3 : u16 = 0x026;
|
pub const IRQ_STATUS3 : u16 = 0x026;
|
||||||
pub const SYNC_TRIP1 : u8 = 1 << 0
|
pub const SYNC_TRIP1 : u8 = 1 << 0;
|
||||||
pub const SYNC_WLIM1 : u8 = 1 << 1
|
pub const SYNC_WLIM1 : u8 = 1 << 1;
|
||||||
pub const SYNC_ROTATE1 : u8 = 1 << 2
|
pub const SYNC_ROTATE1 : u8 = 1 << 2;
|
||||||
pub const SYNC_LOCK1 : u8 = 1 << 3
|
pub const SYNC_LOCK1 : u8 = 1 << 3;
|
||||||
pub const NCO_ALIGN1 : u8 = 1 << 4
|
pub const NCO_ALIGN1 : u8 = 1 << 4;
|
||||||
pub const BLNKDONE1 : u8 = 1 << 5
|
pub const BLNKDONE1 : u8 = 1 << 5;
|
||||||
pub const PDPERR1 : u8 = 1 << 7
|
pub const PDPERR1 : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const JESD_CHECKS : u16 = 0x030;
|
pub const JESD_CHECKS : u16 = 0x030;
|
||||||
pub const ERR_INTSUPP : u8 = 1 << 0
|
pub const ERR_INTSUPP : u8 = 1 << 0;
|
||||||
pub const ERR_SUBCLASS : u8 = 1 << 1
|
pub const ERR_SUBCLASS : u8 = 1 << 1;
|
||||||
pub const ERR_KUNSUPP : u8 = 1 << 2
|
pub const ERR_KUNSUPP : u8 = 1 << 2;
|
||||||
pub const ERR_JESDBAD : u8 = 1 << 3
|
pub const ERR_JESDBAD : u8 = 1 << 3;
|
||||||
pub const ERR_WINLIMIT : u8 = 1 << 4
|
pub const ERR_WINLIMIT : u8 = 1 << 4;
|
||||||
pub const ERR_DLYOVER : u8 = 1 << 5
|
pub const ERR_DLYOVER : u8 = 1 << 5;
|
||||||
|
|
||||||
pub const SYNC_ERRWINDOW : u16 = 0x034;
|
pub const SYNC_ERRWINDOW : u16 = 0x034;
|
||||||
|
|
||||||
pub const SYNC_LASTERR_L : u16 = 0x038;
|
pub const SYNC_LASTERR_L : u16 = 0x038;
|
||||||
|
|
||||||
pub const SYNC_LASTERR_H : u16 = 0x039;
|
pub const SYNC_LASTERR_H : u16 = 0x039;
|
||||||
pub const LASTERROR_H : u8 = 1 << 0
|
pub const LASTERROR_H : u8 = 1 << 0;
|
||||||
pub const LASTOVER : u8 = 1 << 6
|
pub const LASTOVER : u8 = 1 << 6;
|
||||||
pub const LASTUNDER : u8 = 1 << 7
|
pub const LASTUNDER : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const SYNC_CONTROL : u16 = 0x03a;
|
pub const SYNC_CONTROL : u16 = 0x03a;
|
||||||
pub const SYNCMODE : u8 = 1 << 0
|
pub const SYNCMODE : u8 = 1 << 0;
|
||||||
pub const SYNCCLRLAST : u8 = 1 << 4
|
pub const SYNCCLRLAST : u8 = 1 << 4;
|
||||||
pub const SYNCCLRSTKY : u8 = 1 << 5
|
pub const SYNCCLRSTKY : u8 = 1 << 5;
|
||||||
pub const SYNCARM : u8 = 1 << 6
|
pub const SYNCARM : u8 = 1 << 6;
|
||||||
pub const SYNCENABLE : u8 = 1 << 7
|
pub const SYNCENABLE : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const SYNC_STATUS : u16 = 0x03b;
|
pub const SYNC_STATUS : u16 = 0x03b;
|
||||||
pub const SYNC_TRIP : u8 = 1 << 0
|
pub const SYNC_TRIP : u8 = 1 << 0;
|
||||||
pub const SYNC_WLIM : u8 = 1 << 1
|
pub const SYNC_WLIM : u8 = 1 << 1;
|
||||||
pub const SYNC_ROTATE : u8 = 1 << 2
|
pub const SYNC_ROTATE : u8 = 1 << 2;
|
||||||
pub const SYNC_LOCK : u8 = 1 << 3
|
pub const SYNC_LOCK : u8 = 1 << 3;
|
||||||
pub const SYNC_BUSY : u8 = 1 << 7
|
pub const SYNC_BUSY : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const SYNC_CURRERR_L : u16 = 0x03c;
|
pub const SYNC_CURRERR_L : u16 = 0x03c;
|
||||||
|
|
||||||
pub const SYNC_CURRERR_H : u16 = 0x03d;
|
pub const SYNC_CURRERR_H : u16 = 0x03d;
|
||||||
pub const CURRERROR_H : u8 = 1 << 0
|
pub const CURRERROR_H : u8 = 1 << 0;
|
||||||
pub const CURROVER : u8 = 1 << 6
|
pub const CURROVER : u8 = 1 << 6;
|
||||||
pub const CURRUNDER : u8 = 1 << 7
|
pub const CURRUNDER : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const DACGAIN0_I : u16 = 0x040;
|
pub const DACGAIN0_I : u16 = 0x040;
|
||||||
|
|
||||||
|
@ -157,17 +157,17 @@ pub const GROUPDELAY_COMP_I : u16 = 0x044;
|
||||||
pub const GROUPDELAY_COMP_Q : u16 = 0x045;
|
pub const GROUPDELAY_COMP_Q : u16 = 0x045;
|
||||||
|
|
||||||
pub const GROUPDELAY_COMP_BYP : u16 = 0x046;
|
pub const GROUPDELAY_COMP_BYP : u16 = 0x046;
|
||||||
pub const GROUPCOMP_BYPQ : u8 = 1 << 0
|
pub const GROUPCOMP_BYPQ : u8 = 1 << 0;
|
||||||
pub const GROUPCOMP_BYPI : u8 = 1 << 1
|
pub const GROUPCOMP_BYPI : u8 = 1 << 1;
|
||||||
|
|
||||||
pub const MIX_MODE : u16 = 0x04a;
|
pub const MIX_MODE : u16 = 0x04a;
|
||||||
|
|
||||||
pub const NCOALIGN_MODE : u16 = 0x050;
|
pub const NCOALIGN_MODE : u16 = 0x050;
|
||||||
pub const NCO_ALIGN_MODE : u8 = 1 << 0
|
pub const NCO_ALIGN_MODE : u8 = 1 << 0;
|
||||||
pub const NCO_ALIGN_FAIL : u8 = 1 << 3
|
pub const NCO_ALIGN_FAIL : u8 = 1 << 3;
|
||||||
pub const NCO_ALIGN_PASS : u8 = 1 << 4
|
pub const NCO_ALIGN_PASS : u8 = 1 << 4;
|
||||||
pub const NCO_ALIGN_MTCH : u8 = 1 << 5
|
pub const NCO_ALIGN_MTCH : u8 = 1 << 5;
|
||||||
pub const NCO_ALIGN_ARM : u8 = 1 << 7
|
pub const NCO_ALIGN_ARM : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const NCOKEY_ILSB : u16 = 0x051;
|
pub const NCOKEY_ILSB : u16 = 0x051;
|
||||||
|
|
||||||
|
@ -182,95 +182,95 @@ pub const PDP_THRES0 : u16 = 0x060;
|
||||||
pub const PDP_THRES1 : u16 = 0x061;
|
pub const PDP_THRES1 : u16 = 0x061;
|
||||||
|
|
||||||
pub const PDP_AVG_TIME : u16 = 0x062;
|
pub const PDP_AVG_TIME : u16 = 0x062;
|
||||||
pub const PDP_AVG_TIME_ : u8 = 1 << 0
|
pub const PDP_AVG_TIME_ : u8 = 1 << 0;
|
||||||
pub const PA_BUS_SWAP : u8 = 1 << 6
|
pub const PA_BUS_SWAP : u8 = 1 << 6;
|
||||||
pub const PDP_ENABLE : u8 = 1 << 7
|
pub const PDP_ENABLE : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const PDP_POWER0 : u16 = 0x063;
|
pub const PDP_POWER0 : u16 = 0x063;
|
||||||
|
|
||||||
pub const PDP_POWER1 : u16 = 0x064;
|
pub const PDP_POWER1 : u16 = 0x064;
|
||||||
|
|
||||||
pub const CLKCFG0 : u16 = 0x080;
|
pub const CLKCFG0 : u16 = 0x080;
|
||||||
pub const REF_CLKDIV_EN : u8 = 1 << 0
|
pub const REF_CLKDIV_EN : u8 = 1 << 0;
|
||||||
pub const RF_SYNC_EN : u8 = 1 << 1
|
pub const RF_SYNC_EN : u8 = 1 << 1;
|
||||||
pub const DUTY_EN : u8 = 1 << 2
|
pub const DUTY_EN : u8 = 1 << 2;
|
||||||
pub const PD_CLK_REC : u8 = 1 << 3
|
pub const PD_CLK_REC : u8 = 1 << 3;
|
||||||
pub const PD_SERDES_PCLK : u8 = 1 << 4
|
pub const PD_SERDES_PCLK : u8 = 1 << 4;
|
||||||
pub const PD_CLK_DIG : u8 = 1 << 5
|
pub const PD_CLK_DIG : u8 = 1 << 5;
|
||||||
pub const PD_CLK23 : u8 = 1 << 6
|
pub const PD_CLK23 : u8 = 1 << 6;
|
||||||
pub const PD_CLK01 : u8 = 1 << 7
|
pub const PD_CLK01 : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const SYSREF_ACTRL0 : u16 = 0x081;
|
pub const SYSREF_ACTRL0 : u16 = 0x081;
|
||||||
pub const HYS_CNTRL1 : u8 = 1 << 0
|
pub const HYS_CNTRL1 : u8 = 1 << 0;
|
||||||
pub const SYSREF_RISE : u8 = 1 << 2
|
pub const SYSREF_RISE : u8 = 1 << 2;
|
||||||
pub const HYS_ON : u8 = 1 << 3
|
pub const HYS_ON : u8 = 1 << 3;
|
||||||
pub const PD_SYSREF_BUFFER : u8 = 1 << 4
|
pub const PD_SYSREF_BUFFER : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const SYSREF_ACTRL1 : u16 = 0x082;
|
pub const SYSREF_ACTRL1 : u16 = 0x082;
|
||||||
|
|
||||||
pub const DACPLLCNTRL : u16 = 0x083;
|
pub const DACPLLCNTRL : u16 = 0x083;
|
||||||
pub const ENABLE_DACPLL : u8 = 1 << 4
|
pub const ENABLE_DACPLL : u8 = 1 << 4;
|
||||||
pub const RECAL_DACPLL : u8 = 1 << 7
|
pub const RECAL_DACPLL : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const DACPLLSTATUS : u16 = 0x084;
|
pub const DACPLLSTATUS : u16 = 0x084;
|
||||||
pub const DACPLL_LOCK : u8 = 1 << 1
|
pub const DACPLL_LOCK : u8 = 1 << 1;
|
||||||
pub const VCO_CAL_PROGRESS : u8 = 1 << 3
|
pub const VCO_CAL_PROGRESS : u8 = 1 << 3;
|
||||||
pub const CP_CAL_VALID : u8 = 1 << 4
|
pub const CP_CAL_VALID : u8 = 1 << 4;
|
||||||
pub const CP_OVERRANGE_L : u8 = 1 << 5
|
pub const CP_OVERRANGE_L : u8 = 1 << 5;
|
||||||
pub const CP_OVERRANGE_H : u8 = 1 << 6
|
pub const CP_OVERRANGE_H : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const DACINTEGERWORD0 : u16 = 0x085;
|
pub const DACINTEGERWORD0 : u16 = 0x085;
|
||||||
|
|
||||||
pub const DACLOOPFILT1 : u16 = 0x087;
|
pub const DACLOOPFILT1 : u16 = 0x087;
|
||||||
pub const LF_C1_WORD : u8 = 1 << 0
|
pub const LF_C1_WORD : u8 = 1 << 0;
|
||||||
pub const LF_C2_WORD : u8 = 1 << 4
|
pub const LF_C2_WORD : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const DACLOOPFILT2 : u16 = 0x088;
|
pub const DACLOOPFILT2 : u16 = 0x088;
|
||||||
pub const LF_C3_WORD : u8 = 1 << 0
|
pub const LF_C3_WORD : u8 = 1 << 0;
|
||||||
pub const LF_R1_WORD : u8 = 1 << 4
|
pub const LF_R1_WORD : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const DACLOOPFILT3 : u16 = 0x089;
|
pub const DACLOOPFILT3 : u16 = 0x089;
|
||||||
pub const LF_R3_WORD : u8 = 1 << 0
|
pub const LF_R3_WORD : u8 = 1 << 0;
|
||||||
pub const LF_BYPASS_C1 : u8 = 1 << 4
|
pub const LF_BYPASS_C1 : u8 = 1 << 4;
|
||||||
pub const LF_BYPASS_C2 : u8 = 1 << 5
|
pub const LF_BYPASS_C2 : u8 = 1 << 5;
|
||||||
pub const LF_BYPASS_R1 : u8 = 1 << 6
|
pub const LF_BYPASS_R1 : u8 = 1 << 6;
|
||||||
pub const LF_BYPASS_R3 : u8 = 1 << 7
|
pub const LF_BYPASS_R3 : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const DACCPCNTRL : u16 = 0x08a;
|
pub const DACCPCNTRL : u16 = 0x08a;
|
||||||
pub const CP_CURRENT : u8 = 1 << 0
|
pub const CP_CURRENT : u8 = 1 << 0;
|
||||||
pub const VT_FORCE : u8 = 1 << 6
|
pub const VT_FORCE : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const DACLOGENCNTRL : u16 = 0x08b;
|
pub const DACLOGENCNTRL : u16 = 0x08b;
|
||||||
pub const LODIVMODE : u8 = 1 << 0
|
pub const LODIVMODE : u8 = 1 << 0;
|
||||||
pub const LO_POWER_MODE : u8 = 1 << 4
|
pub const LO_POWER_MODE : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const DACLDOCNTRL1 : u16 = 0x08c;
|
pub const DACLDOCNTRL1 : u16 = 0x08c;
|
||||||
pub const REFDIVMODE : u8 = 1 << 0
|
pub const REFDIVMODE : u8 = 1 << 0;
|
||||||
pub const LDO_BYPASS_FLT : u8 = 1 << 6
|
pub const LDO_BYPASS_FLT : u8 = 1 << 6;
|
||||||
pub const LDO_REF_SEL : u8 = 1 << 7
|
pub const LDO_REF_SEL : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const DACLDOCNTRL2 : u16 = 0x08d;
|
pub const DACLDOCNTRL2 : u16 = 0x08d;
|
||||||
pub const LDO_VDROP : u8 = 1 << 0
|
pub const LDO_VDROP : u8 = 1 << 0;
|
||||||
pub const LDO_SEL : u8 = 1 << 2
|
pub const LDO_SEL : u8 = 1 << 2;
|
||||||
pub const LDO_INRUSH : u8 = 1 << 5
|
pub const LDO_INRUSH : u8 = 1 << 5;
|
||||||
pub const LDO_BYPASS : u8 = 1 << 7
|
pub const LDO_BYPASS : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const DATA_FORMAT : u16 = 0x110;
|
pub const DATA_FORMAT : u16 = 0x110;
|
||||||
pub const BINARY_FORMAT : u8 = 1 << 7
|
pub const BINARY_FORMAT : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const DATAPATH_CTRL : u16 = 0x111;
|
pub const DATAPATH_CTRL : u16 = 0x111;
|
||||||
pub const I_TO_Q : u8 = 1 << 0
|
pub const I_TO_Q : u8 = 1 << 0;
|
||||||
pub const SEL_SIDEBAND : u8 = 1 << 1
|
pub const SEL_SIDEBAND : u8 = 1 << 1;
|
||||||
pub const MODULATION_TYPE : u8 = 1 << 2
|
pub const MODULATION_TYPE : u8 = 1 << 2;
|
||||||
pub const PHASE_ADJ_ENABLE : u8 = 1 << 4
|
pub const PHASE_ADJ_ENABLE : u8 = 1 << 4;
|
||||||
pub const DIG_GAIN_ENABLE : u8 = 1 << 5
|
pub const DIG_GAIN_ENABLE : u8 = 1 << 5;
|
||||||
pub const INVSINC_ENABLE : u8 = 1 << 7
|
pub const INVSINC_ENABLE : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const INTERP_MODE : u16 = 0x112;
|
pub const INTERP_MODE : u16 = 0x112;
|
||||||
|
|
||||||
pub const NCO_FTW_UPDATE : u16 = 0x113;
|
pub const NCO_FTW_UPDATE : u16 = 0x113;
|
||||||
pub const FTW_UPDATE_REQ : u8 = 1 << 0
|
pub const FTW_UPDATE_REQ : u8 = 1 << 0;
|
||||||
pub const FTW_UPDATE_ACK : u8 = 1 << 1
|
pub const FTW_UPDATE_ACK : u8 = 1 << 1;
|
||||||
|
|
||||||
pub const FTW0 : u16 = 0x114;
|
pub const FTW0 : u16 = 0x114;
|
||||||
|
|
||||||
|
@ -293,11 +293,11 @@ pub const PHASE_ADJ0 : u16 = 0x11c;
|
||||||
pub const PHASE_ADJ1 : u16 = 0x11d;
|
pub const PHASE_ADJ1 : u16 = 0x11d;
|
||||||
|
|
||||||
pub const TXEN_SM_0 : u16 = 0x11f;
|
pub const TXEN_SM_0 : u16 = 0x11f;
|
||||||
pub const TXEN_SM_EN : u8 = 1 << 0
|
pub const TXEN_SM_EN : u8 = 1 << 0;
|
||||||
pub const GP_PA_CTRL : u8 = 1 << 1
|
pub const GP_PA_CTRL : u8 = 1 << 1;
|
||||||
pub const GP_PA_ON_INVERT : u8 = 1 << 2
|
pub const GP_PA_ON_INVERT : u8 = 1 << 2;
|
||||||
pub const RISE_COUNTERS : u8 = 1 << 4
|
pub const RISE_COUNTERS : u8 = 1 << 4;
|
||||||
pub const FALL_COUNTERS : u8 = 1 << 6
|
pub const FALL_COUNTERS : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const TXEN_RISE_COUNT_0 : u16 = 0x121;
|
pub const TXEN_RISE_COUNT_0 : u16 = 0x121;
|
||||||
|
|
||||||
|
@ -310,8 +310,8 @@ pub const TXEN_FALL_COUNT_1 : u16 = 0x124;
|
||||||
pub const DEVICE_CONFIG_REG_0 : u16 = 0x12d;
|
pub const DEVICE_CONFIG_REG_0 : u16 = 0x12d;
|
||||||
|
|
||||||
pub const DIE_TEMP_CTRL0 : u16 = 0x12f;
|
pub const DIE_TEMP_CTRL0 : u16 = 0x12f;
|
||||||
pub const AUXADC_ENABLE : u8 = 1 << 0
|
pub const AUXADC_ENABLE : u8 = 1 << 0;
|
||||||
pub const AUXADC_RESERVED : u8 = 1 << 1
|
pub const AUXADC_RESERVED : u8 = 1 << 1;
|
||||||
|
|
||||||
pub const DIE_TEMP0 : u16 = 0x132;
|
pub const DIE_TEMP0 : u16 = 0x132;
|
||||||
|
|
||||||
|
@ -352,43 +352,43 @@ pub const GAIN_RAMP_DOWN_STEP1 : u16 = 0x143;
|
||||||
pub const DEVICE_CONFIG_REG_1 : u16 = 0x146;
|
pub const DEVICE_CONFIG_REG_1 : u16 = 0x146;
|
||||||
|
|
||||||
pub const BSM_STAT : u16 = 0x147;
|
pub const BSM_STAT : u16 = 0x147;
|
||||||
pub const SOFTBLANKRB : u8 = 1 << 6
|
pub const SOFTBLANKRB : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const PRBS : u16 = 0x14b;
|
pub const PRBS : u16 = 0x14b;
|
||||||
pub const PRBS_EN : u8 = 1 << 0
|
pub const PRBS_EN : u8 = 1 << 0;
|
||||||
pub const PRBS_RESET : u8 = 1 << 1
|
pub const PRBS_RESET : u8 = 1 << 1;
|
||||||
pub const PRBS_MODE : u8 = 1 << 2
|
pub const PRBS_MODE : u8 = 1 << 2;
|
||||||
pub const PRBS_GOOD_I : u8 = 1 << 6
|
pub const PRBS_GOOD_I : u8 = 1 << 6;
|
||||||
pub const PRBS_GOOD_Q : u8 = 1 << 7
|
pub const PRBS_GOOD_Q : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const PRBS_ERROR_I : u16 = 0x14c;
|
pub const PRBS_ERROR_I : u16 = 0x14c;
|
||||||
|
|
||||||
pub const PRBS_ERROR_Q : u16 = 0x14d;
|
pub const PRBS_ERROR_Q : u16 = 0x14d;
|
||||||
|
|
||||||
pub const DACPLLT0 : u16 = 0x1b0;
|
pub const DACPLLT0 : u16 = 0x1b0;
|
||||||
pub const LOGEN_PD : u8 = 1 << 1
|
pub const LOGEN_PD : u8 = 1 << 1;
|
||||||
pub const LDO_PD : u8 = 1 << 3
|
pub const LDO_PD : u8 = 1 << 3;
|
||||||
pub const SYNTH_PD : u8 = 1 << 4
|
pub const SYNTH_PD : u8 = 1 << 4;
|
||||||
pub const VCO_PD_ALC : u8 = 1 << 5
|
pub const VCO_PD_ALC : u8 = 1 << 5;
|
||||||
pub const VCO_PD_PTAT : u8 = 1 << 6
|
pub const VCO_PD_PTAT : u8 = 1 << 6;
|
||||||
pub const VCO_PD_IN : u8 = 1 << 7
|
pub const VCO_PD_IN : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const DACPLLT1 : u16 = 0x1b1;
|
pub const DACPLLT1 : u16 = 0x1b1;
|
||||||
pub const PFD_EDGE : u8 = 1 << 1
|
pub const PFD_EDGE : u8 = 1 << 1;
|
||||||
pub const PFD_DELAY : u8 = 1 << 2
|
pub const PFD_DELAY : u8 = 1 << 2;
|
||||||
|
|
||||||
pub const DACPLLT2 : u16 = 0x1b2;
|
pub const DACPLLT2 : u16 = 0x1b2;
|
||||||
pub const EXT_ALC_WORD : u8 = 1 << 0
|
pub const EXT_ALC_WORD : u8 = 1 << 0;
|
||||||
pub const EXT_ALC_WORD_EN : u8 = 1 << 7
|
pub const EXT_ALC_WORD_EN : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const DACPLLT3 : u16 = 0x1b3;
|
pub const DACPLLT3 : u16 = 0x1b3;
|
||||||
pub const EXT_BAND1 : u8 = 1 << 0
|
pub const EXT_BAND1 : u8 = 1 << 0;
|
||||||
|
|
||||||
pub const DACPLLT4 : u16 = 0x1b4;
|
pub const DACPLLT4 : u16 = 0x1b4;
|
||||||
pub const EXT_BAND2 : u8 = 1 << 0
|
pub const EXT_BAND2 : u8 = 1 << 0;
|
||||||
pub const EXT_BAND_EN : u8 = 1 << 1
|
pub const EXT_BAND_EN : u8 = 1 << 1;
|
||||||
pub const VCO_CAL_OFFSET : u8 = 1 << 3
|
pub const VCO_CAL_OFFSET : u8 = 1 << 3;
|
||||||
pub const BYP_LOAD_DELAY : u8 = 1 << 7
|
pub const BYP_LOAD_DELAY : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const DACPLLT5 : u16 = 0x1b5;
|
pub const DACPLLT5 : u16 = 0x1b5;
|
||||||
|
|
||||||
|
@ -403,8 +403,8 @@ pub const DACPLLT9 : u16 = 0x1b9;
|
||||||
pub const DACPLLTA : u16 = 0x1ba;
|
pub const DACPLLTA : u16 = 0x1ba;
|
||||||
|
|
||||||
pub const DACPLLTB : u16 = 0x1bb;
|
pub const DACPLLTB : u16 = 0x1bb;
|
||||||
pub const VCO_BIAS_REF : u8 = 1 << 0
|
pub const VCO_BIAS_REF : u8 = 1 << 0;
|
||||||
pub const VCO_BIAS_TCF : u8 = 1 << 3
|
pub const VCO_BIAS_TCF : u8 = 1 << 3;
|
||||||
|
|
||||||
pub const DACPLLTC : u16 = 0x1bc;
|
pub const DACPLLTC : u16 = 0x1bc;
|
||||||
|
|
||||||
|
@ -431,31 +431,31 @@ pub const MASTER_PD : u16 = 0x200;
|
||||||
pub const PHY_PD : u16 = 0x201;
|
pub const PHY_PD : u16 = 0x201;
|
||||||
|
|
||||||
pub const GENERIC_PD : u16 = 0x203;
|
pub const GENERIC_PD : u16 = 0x203;
|
||||||
pub const PD_SYNCOUT1B : u8 = 1 << 0
|
pub const PD_SYNCOUT1B : u8 = 1 << 0;
|
||||||
pub const PD_SYNCOUT0B : u8 = 1 << 1
|
pub const PD_SYNCOUT0B : u8 = 1 << 1;
|
||||||
|
|
||||||
pub const CDR_RESET : u16 = 0x206;
|
pub const CDR_RESET : u16 = 0x206;
|
||||||
|
|
||||||
pub const CDR_OPERATING_MODE_REG_0 : u16 = 0x230;
|
pub const CDR_OPERATING_MODE_REG_0 : u16 = 0x230;
|
||||||
pub const CDR_OVERSAMP : u8 = 1 << 1
|
pub const CDR_OVERSAMP : u8 = 1 << 1;
|
||||||
pub const CDR_RESERVED : u8 = 1 << 2
|
pub const CDR_RESERVED : u8 = 1 << 2;
|
||||||
pub const ENHALFRATE : u8 = 1 << 5
|
pub const ENHALFRATE : u8 = 1 << 5;
|
||||||
|
|
||||||
pub const EQ_BIAS_REG : u16 = 0x268;
|
pub const EQ_BIAS_REG : u16 = 0x268;
|
||||||
pub const EQ_BIAS_RESERVED : u8 = 1 << 0
|
pub const EQ_BIAS_RESERVED : u8 = 1 << 0;
|
||||||
pub const EQ_POWER_MODE : u8 = 1 << 6
|
pub const EQ_POWER_MODE : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const SERDESPLL_ENABLE_CNTRL : u16 = 0x280;
|
pub const SERDESPLL_ENABLE_CNTRL : u16 = 0x280;
|
||||||
pub const ENABLE_SERDESPLL : u8 = 1 << 0
|
pub const ENABLE_SERDESPLL : u8 = 1 << 0;
|
||||||
pub const RECAL_SERDESPLL : u8 = 1 << 2
|
pub const RECAL_SERDESPLL : u8 = 1 << 2;
|
||||||
|
|
||||||
pub const PLL_STATUS : u16 = 0x281;
|
pub const PLL_STATUS : u16 = 0x281;
|
||||||
pub const SERDES_PLL_LOCK_RB : u8 = 1 << 0
|
pub const SERDES_PLL_LOCK_RB : u8 = 1 << 0;
|
||||||
pub const SERDES_CURRENTS_READY_RB : u8 = 1 << 1
|
pub const SERDES_CURRENTS_READY_RB : u8 = 1 << 1;
|
||||||
pub const SERDES_VCO_CAL_IN_PROGRESS_RB : u8 = 1 << 2
|
pub const SERDES_VCO_CAL_IN_PROGRESS_RB : u8 = 1 << 2;
|
||||||
pub const SERDES_PLL_CAL_VALID_RB : u8 = 1 << 3
|
pub const SERDES_PLL_CAL_VALID_RB : u8 = 1 << 3;
|
||||||
pub const SERDES_PLL_OVERRANGE_L_RB : u8 = 1 << 4
|
pub const SERDES_PLL_OVERRANGE_L_RB : u8 = 1 << 4;
|
||||||
pub const SERDES_PLL_OVERRANGE_H_RB : u8 = 1 << 5
|
pub const SERDES_PLL_OVERRANGE_H_RB : u8 = 1 << 5;
|
||||||
|
|
||||||
pub const LDO_FILTER_1 : u16 = 0x284;
|
pub const LDO_FILTER_1 : u16 = 0x284;
|
||||||
|
|
||||||
|
@ -464,85 +464,85 @@ pub const LDO_FILTER_2 : u16 = 0x285;
|
||||||
pub const LDO_FILTER_3 : u16 = 0x286;
|
pub const LDO_FILTER_3 : u16 = 0x286;
|
||||||
|
|
||||||
pub const CP_CURRENT_SPI : u16 = 0x287;
|
pub const CP_CURRENT_SPI : u16 = 0x287;
|
||||||
pub const SPI_CP_CURRENT : u8 = 1 << 0
|
pub const SPI_CP_CURRENT : u8 = 1 << 0;
|
||||||
pub const SPI_SERDES_LOGEN_POWER_MODE : u8 = 1 << 6
|
pub const SPI_SERDES_LOGEN_POWER_MODE : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const REF_CLK_DIVIDER_LDO : u16 = 0x289;
|
pub const REF_CLK_DIVIDER_LDO : u16 = 0x289;
|
||||||
pub const SPI_CDR_OVERSAMP : u8 = 1 << 0
|
pub const SPI_CDR_OVERSAMP : u8 = 1 << 0;
|
||||||
pub const SPI_LDO_BYPASS_FILT : u8 = 1 << 2
|
pub const SPI_LDO_BYPASS_FILT : u8 = 1 << 2;
|
||||||
pub const SPI_LDO_REF_SEL : u8 = 1 << 3
|
pub const SPI_LDO_REF_SEL : u8 = 1 << 3;
|
||||||
|
|
||||||
pub const VCO_LDO : u16 = 0x28a;
|
pub const VCO_LDO : u16 = 0x28a;
|
||||||
|
|
||||||
pub const PLL_RD_REG : u16 = 0x28b;
|
pub const PLL_RD_REG : u16 = 0x28b;
|
||||||
pub const SPI_SERDES_LOGEN_PD_CORE : u8 = 1 << 0
|
pub const SPI_SERDES_LOGEN_PD_CORE : u8 = 1 << 0;
|
||||||
pub const SPI_SERDES_LDO_PD : u8 = 1 << 2
|
pub const SPI_SERDES_LDO_PD : u8 = 1 << 2;
|
||||||
pub const SPI_SYN_PD : u8 = 1 << 3
|
pub const SPI_SYN_PD : u8 = 1 << 3;
|
||||||
pub const SPI_VCO_PD_ALC : u8 = 1 << 4
|
pub const SPI_VCO_PD_ALC : u8 = 1 << 4;
|
||||||
pub const SPI_VCO_PD_PTAT : u8 = 1 << 5
|
pub const SPI_VCO_PD_PTAT : u8 = 1 << 5;
|
||||||
pub const SPI_VCO_PD : u8 = 1 << 6
|
pub const SPI_VCO_PD : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const ALC_VARACTOR : u16 = 0x290;
|
pub const ALC_VARACTOR : u16 = 0x290;
|
||||||
pub const SPI_VCO_VARACTOR : u8 = 1 << 0
|
pub const SPI_VCO_VARACTOR : u8 = 1 << 0;
|
||||||
pub const SPI_INIT_ALC_VALUE : u8 = 1 << 4
|
pub const SPI_INIT_ALC_VALUE : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const VCO_OUTPUT : u16 = 0x291;
|
pub const VCO_OUTPUT : u16 = 0x291;
|
||||||
pub const SPI_VCO_OUTPUT_LEVEL : u8 = 1 << 0
|
pub const SPI_VCO_OUTPUT_LEVEL : u8 = 1 << 0;
|
||||||
pub const SPI_VCO_OUTPUT_RESERVED : u8 = 1 << 4
|
pub const SPI_VCO_OUTPUT_RESERVED : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const CP_CONFIG : u16 = 0x294;
|
pub const CP_CONFIG : u16 = 0x294;
|
||||||
pub const SPI_CP_TEST : u8 = 1 << 0
|
pub const SPI_CP_TEST : u8 = 1 << 0;
|
||||||
pub const SPI_CP_CAL_EN : u8 = 1 << 2
|
pub const SPI_CP_CAL_EN : u8 = 1 << 2;
|
||||||
pub const SPI_CP_FORCE_CALBITS : u8 = 1 << 3
|
pub const SPI_CP_FORCE_CALBITS : u8 = 1 << 3;
|
||||||
pub const SPI_CP_OFFSET_OFF : u8 = 1 << 4
|
pub const SPI_CP_OFFSET_OFF : u8 = 1 << 4;
|
||||||
pub const SPI_CP_ENABLE_MACHINE : u8 = 1 << 5
|
pub const SPI_CP_ENABLE_MACHINE : u8 = 1 << 5;
|
||||||
pub const SPI_CP_DITHER_MODE : u8 = 1 << 6
|
pub const SPI_CP_DITHER_MODE : u8 = 1 << 6;
|
||||||
pub const SPI_CP_HALF_VCO_CAL_CLK : u8 = 1 << 7
|
pub const SPI_CP_HALF_VCO_CAL_CLK : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const VCO_BIAS_1 : u16 = 0x296;
|
pub const VCO_BIAS_1 : u16 = 0x296;
|
||||||
pub const SPI_VCO_BIAS_REF : u8 = 1 << 0
|
pub const SPI_VCO_BIAS_REF : u8 = 1 << 0;
|
||||||
pub const SPI_VCO_BIAS_TCF : u8 = 1 << 3
|
pub const SPI_VCO_BIAS_TCF : u8 = 1 << 3;
|
||||||
|
|
||||||
pub const VCO_BIAS_2 : u16 = 0x297;
|
pub const VCO_BIAS_2 : u16 = 0x297;
|
||||||
pub const SPI_PRESCALE_BIAS : u8 = 1 << 0
|
pub const SPI_PRESCALE_BIAS : u8 = 1 << 0;
|
||||||
pub const SPI_LAST_ALC_EN : u8 = 1 << 2
|
pub const SPI_LAST_ALC_EN : u8 = 1 << 2;
|
||||||
pub const SPI_PRESCALE_BYPASS_R : u8 = 1 << 3
|
pub const SPI_PRESCALE_BYPASS_R : u8 = 1 << 3;
|
||||||
pub const SPI_VCO_COMP_BYPASS_BIASR : u8 = 1 << 4
|
pub const SPI_VCO_COMP_BYPASS_BIASR : u8 = 1 << 4;
|
||||||
pub const SPI_VCO_BYPASS_DAC_R : u8 = 1 << 5
|
pub const SPI_VCO_BYPASS_DAC_R : u8 = 1 << 5;
|
||||||
|
|
||||||
pub const VCO_PD_OVERRIDES : u16 = 0x299;
|
pub const VCO_PD_OVERRIDES : u16 = 0x299;
|
||||||
pub const SPI_VCO_PD_OVERRIDE_VCO_BUF : u8 = 1 << 0
|
pub const SPI_VCO_PD_OVERRIDE_VCO_BUF : u8 = 1 << 0;
|
||||||
pub const SPI_VCO_PD_OVERRIDE_CAL_TCF : u8 = 1 << 1
|
pub const SPI_VCO_PD_OVERRIDE_CAL_TCF : u8 = 1 << 1;
|
||||||
pub const SPI_VCO_PD_OVERRIDE_VAR_REF_TCF : u8 = 1 << 2
|
pub const SPI_VCO_PD_OVERRIDE_VAR_REF_TCF : u8 = 1 << 2;
|
||||||
pub const SPI_VCO_PD_OVERRIDE_VAR_REF : u8 = 1 << 3
|
pub const SPI_VCO_PD_OVERRIDE_VAR_REF : u8 = 1 << 3;
|
||||||
|
|
||||||
pub const VCO_CAL : u16 = 0x29a;
|
pub const VCO_CAL : u16 = 0x29a;
|
||||||
pub const SPI_FB_CLOCK_ADV : u8 = 1 << 0
|
pub const SPI_FB_CLOCK_ADV : u8 = 1 << 0;
|
||||||
pub const SPI_VCO_CAL_COUNT : u8 = 1 << 2
|
pub const SPI_VCO_CAL_COUNT : u8 = 1 << 2;
|
||||||
pub const SPI_VCO_CAL_ALC_WAIT : u8 = 1 << 4
|
pub const SPI_VCO_CAL_ALC_WAIT : u8 = 1 << 4;
|
||||||
pub const SPI_VCO_CAL_EN : u8 = 1 << 7
|
pub const SPI_VCO_CAL_EN : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const CP_LEVEL_DETECT : u16 = 0x29c;
|
pub const CP_LEVEL_DETECT : u16 = 0x29c;
|
||||||
pub const SPI_CP_LEVEL_THRESHOLD_HIGH : u8 = 1 << 0
|
pub const SPI_CP_LEVEL_THRESHOLD_HIGH : u8 = 1 << 0;
|
||||||
pub const SPI_CP_LEVEL_THRESHOLD_LOW : u8 = 1 << 3
|
pub const SPI_CP_LEVEL_THRESHOLD_LOW : u8 = 1 << 3;
|
||||||
pub const SPI_CP_LEVEL_DET_PD : u8 = 1 << 6
|
pub const SPI_CP_LEVEL_DET_PD : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const VCO_VARACTOR_CTRL_0 : u16 = 0x29f;
|
pub const VCO_VARACTOR_CTRL_0 : u16 = 0x29f;
|
||||||
pub const SPI_VCO_VARACTOR_OFFSET : u8 = 1 << 0
|
pub const SPI_VCO_VARACTOR_OFFSET : u8 = 1 << 0;
|
||||||
pub const SPI_VCO_VARACTOR_REF_TCF : u8 = 1 << 4
|
pub const SPI_VCO_VARACTOR_REF_TCF : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const VCO_VARACTOR_CTRL_1 : u16 = 0x2a0;
|
pub const VCO_VARACTOR_CTRL_1 : u16 = 0x2a0;
|
||||||
pub const SPI_VCO_VARACTOR_REF : u8 = 1 << 0
|
pub const SPI_VCO_VARACTOR_REF : u8 = 1 << 0;
|
||||||
|
|
||||||
pub const TERM_BLK1_CTRLREG0 : u16 = 0x2a7;
|
pub const TERM_BLK1_CTRLREG0 : u16 = 0x2a7;
|
||||||
|
|
||||||
pub const TERM_BLK2_CTRLREG0 : u16 = 0x2ae;
|
pub const TERM_BLK2_CTRLREG0 : u16 = 0x2ae;
|
||||||
|
|
||||||
pub const GENERAL_JRX_CTRL_0 : u16 = 0x300;
|
pub const GENERAL_JRX_CTRL_0 : u16 = 0x300;
|
||||||
pub const LINK_EN : u8 = 1 << 0
|
pub const LINK_EN : u8 = 1 << 0;
|
||||||
pub const LINK_PAGE : u8 = 1 << 2
|
pub const LINK_PAGE : u8 = 1 << 2;
|
||||||
pub const LINK_MODE : u8 = 1 << 3
|
pub const LINK_MODE : u8 = 1 << 3;
|
||||||
pub const CHECKSUM_MODE : u8 = 1 << 6
|
pub const CHECKSUM_MODE : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const GENERAL_JRX_CTRL_1 : u16 = 0x301;
|
pub const GENERAL_JRX_CTRL_1 : u16 = 0x301;
|
||||||
|
|
||||||
|
@ -559,37 +559,37 @@ pub const LMFC_VAR_0 : u16 = 0x306;
|
||||||
pub const LMFC_VAR_1 : u16 = 0x307;
|
pub const LMFC_VAR_1 : u16 = 0x307;
|
||||||
|
|
||||||
pub const XBAR_LN_0_1 : u16 = 0x308;
|
pub const XBAR_LN_0_1 : u16 = 0x308;
|
||||||
pub const LOGICAL_LANE0_SRC : u8 = 1 << 0
|
pub const LOGICAL_LANE0_SRC : u8 = 1 << 0;
|
||||||
pub const LOGICAL_LANE1_SRC : u8 = 1 << 3
|
pub const LOGICAL_LANE1_SRC : u8 = 1 << 3;
|
||||||
|
|
||||||
pub const XBAR_LN_2_3 : u16 = 0x309;
|
pub const XBAR_LN_2_3 : u16 = 0x309;
|
||||||
pub const LOGICAL_LANE2_SRC : u8 = 1 << 0
|
pub const LOGICAL_LANE2_SRC : u8 = 1 << 0;
|
||||||
pub const LOGICAL_LANE3_SRC : u8 = 1 << 3
|
pub const LOGICAL_LANE3_SRC : u8 = 1 << 3;
|
||||||
|
|
||||||
pub const XBAR_LN_4_5 : u16 = 0x30a;
|
pub const XBAR_LN_4_5 : u16 = 0x30a;
|
||||||
pub const LOGICAL_LANE4_SRC : u8 = 1 << 0
|
pub const LOGICAL_LANE4_SRC : u8 = 1 << 0;
|
||||||
pub const LOGICAL_LANE5_SRC : u8 = 1 << 3
|
pub const LOGICAL_LANE5_SRC : u8 = 1 << 3;
|
||||||
|
|
||||||
pub const XBAR_LN_6_7 : u16 = 0x30b;
|
pub const XBAR_LN_6_7 : u16 = 0x30b;
|
||||||
pub const LOGICAL_LANE6_SRC : u8 = 1 << 0
|
pub const LOGICAL_LANE6_SRC : u8 = 1 << 0;
|
||||||
pub const LOGICAL_LANE7_SRC : u8 = 1 << 3
|
pub const LOGICAL_LANE7_SRC : u8 = 1 << 3;
|
||||||
|
|
||||||
pub const FIFO_STATUS_REG_0 : u16 = 0x30c;
|
pub const FIFO_STATUS_REG_0 : u16 = 0x30c;
|
||||||
|
|
||||||
pub const FIFO_STATUS_REG_1 : u16 = 0x30d;
|
pub const FIFO_STATUS_REG_1 : u16 = 0x30d;
|
||||||
|
|
||||||
pub const SYNCB_GEN_1 : u16 = 0x312;
|
pub const SYNCB_GEN_1 : u16 = 0x312;
|
||||||
pub const SYNCB_ERR_DUR : u8 = 1 << 4
|
pub const SYNCB_ERR_DUR : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const SERDES_SPI_REG : u16 = 0x314;
|
pub const SERDES_SPI_REG : u16 = 0x314;
|
||||||
|
|
||||||
pub const PHY_PRBS_TEST_EN : u16 = 0x315;
|
pub const PHY_PRBS_TEST_EN : u16 = 0x315;
|
||||||
|
|
||||||
pub const PHY_PRBS_TEST_CTRL : u16 = 0x316;
|
pub const PHY_PRBS_TEST_CTRL : u16 = 0x316;
|
||||||
pub const PHY_TEST_RESET : u8 = 1 << 0
|
pub const PHY_TEST_RESET : u8 = 1 << 0;
|
||||||
pub const PHY_TEST_START : u8 = 1 << 1
|
pub const PHY_TEST_START : u8 = 1 << 1;
|
||||||
pub const PHY_PRBS_PAT_SEL : u8 = 1 << 2
|
pub const PHY_PRBS_PAT_SEL : u8 = 1 << 2;
|
||||||
pub const PHY_SRC_ERR_CNT : u8 = 1 << 4
|
pub const PHY_SRC_ERR_CNT : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const PHY_PRBS_TEST_THRESHOLD_LOBITS : u16 = 0x317;
|
pub const PHY_PRBS_TEST_THRESHOLD_LOBITS : u16 = 0x317;
|
||||||
|
|
||||||
|
@ -606,10 +606,10 @@ pub const PHY_PRBS_TEST_ERRCNT_HIBITS : u16 = 0x31c;
|
||||||
pub const PHY_PRBS_TEST_STATUS : u16 = 0x31d;
|
pub const PHY_PRBS_TEST_STATUS : u16 = 0x31d;
|
||||||
|
|
||||||
pub const SHORT_TPL_TEST_0 : u16 = 0x32c;
|
pub const SHORT_TPL_TEST_0 : u16 = 0x32c;
|
||||||
pub const SHORT_TPL_TEST_EN : u8 = 1 << 0
|
pub const SHORT_TPL_TEST_EN : u8 = 1 << 0;
|
||||||
pub const SHORT_TPL_TEST_RESET : u8 = 1 << 1
|
pub const SHORT_TPL_TEST_RESET : u8 = 1 << 1;
|
||||||
pub const SHORT_TPL_DAC_SEL : u8 = 1 << 2
|
pub const SHORT_TPL_DAC_SEL : u8 = 1 << 2;
|
||||||
pub const SHORT_TPL_SP_SEL : u8 = 1 << 4
|
pub const SHORT_TPL_SP_SEL : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const SHORT_TPL_TEST_1 : u16 = 0x32d;
|
pub const SHORT_TPL_TEST_1 : u16 = 0x32d;
|
||||||
|
|
||||||
|
@ -624,17 +624,17 @@ pub const JESD_BIT_INVERSE_CTRL : u16 = 0x334;
|
||||||
pub const DID_REG : u16 = 0x400;
|
pub const DID_REG : u16 = 0x400;
|
||||||
|
|
||||||
pub const BID_REG : u16 = 0x401;
|
pub const BID_REG : u16 = 0x401;
|
||||||
pub const BID_RD : u8 = 1 << 0
|
pub const BID_RD : u8 = 1 << 0;
|
||||||
pub const ADJCNT_RD : u8 = 1 << 4
|
pub const ADJCNT_RD : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const LID0_REG : u16 = 0x402;
|
pub const LID0_REG : u16 = 0x402;
|
||||||
pub const LID0_RD : u8 = 1 << 0
|
pub const LID0_RD : u8 = 1 << 0;
|
||||||
pub const PHADJ_RD : u8 = 1 << 5
|
pub const PHADJ_RD : u8 = 1 << 5;
|
||||||
pub const ADJDIR_RD : u8 = 1 << 6
|
pub const ADJDIR_RD : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const SCR_L_REG : u16 = 0x403;
|
pub const SCR_L_REG : u16 = 0x403;
|
||||||
pub const L_1_RD : u8 = 1 << 0
|
pub const L_1_RD : u8 = 1 << 0;
|
||||||
pub const SCR_RD : u8 = 1 << 7
|
pub const SCR_RD : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const F_REG : u16 = 0x404;
|
pub const F_REG : u16 = 0x404;
|
||||||
|
|
||||||
|
@ -643,20 +643,20 @@ pub const K_REG : u16 = 0x405;
|
||||||
pub const M_REG : u16 = 0x406;
|
pub const M_REG : u16 = 0x406;
|
||||||
|
|
||||||
pub const CS_N_REG : u16 = 0x407;
|
pub const CS_N_REG : u16 = 0x407;
|
||||||
pub const N_1_RD : u8 = 1 << 0
|
pub const N_1_RD : u8 = 1 << 0;
|
||||||
pub const CS_RD : u8 = 1 << 6
|
pub const CS_RD : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const NP_REG : u16 = 0x408;
|
pub const NP_REG : u16 = 0x408;
|
||||||
pub const NP_1_RD : u8 = 1 << 0
|
pub const NP_1_RD : u8 = 1 << 0;
|
||||||
pub const SUBCLASSV_RD : u8 = 1 << 5
|
pub const SUBCLASSV_RD : u8 = 1 << 5;
|
||||||
|
|
||||||
pub const S_REG : u16 = 0x409;
|
pub const S_REG : u16 = 0x409;
|
||||||
pub const S_1_RD : u8 = 1 << 0
|
pub const S_1_RD : u8 = 1 << 0;
|
||||||
pub const JESDV_RD : u8 = 1 << 5
|
pub const JESDV_RD : u8 = 1 << 5;
|
||||||
|
|
||||||
pub const HD_CF_REG : u16 = 0x40a;
|
pub const HD_CF_REG : u16 = 0x40a;
|
||||||
pub const CF_RD : u8 = 1 << 0
|
pub const CF_RD : u8 = 1 << 0;
|
||||||
pub const HD_RD : u8 = 1 << 7
|
pub const HD_RD : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const RES1_REG : u16 = 0x40b;
|
pub const RES1_REG : u16 = 0x40b;
|
||||||
|
|
||||||
|
@ -711,17 +711,17 @@ pub const COMPSUM7_REG : u16 = 0x446;
|
||||||
pub const ILS_DID : u16 = 0x450;
|
pub const ILS_DID : u16 = 0x450;
|
||||||
|
|
||||||
pub const ILS_BID : u16 = 0x451;
|
pub const ILS_BID : u16 = 0x451;
|
||||||
pub const BID : u8 = 1 << 0
|
pub const BID : u8 = 1 << 0;
|
||||||
pub const ADJCNT : u8 = 1 << 4
|
pub const ADJCNT : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const ILS_LID0 : u16 = 0x452;
|
pub const ILS_LID0 : u16 = 0x452;
|
||||||
pub const LID0 : u8 = 1 << 0
|
pub const LID0 : u8 = 1 << 0;
|
||||||
pub const PHADJ : u8 = 1 << 5
|
pub const PHADJ : u8 = 1 << 5;
|
||||||
pub const ADJDIR : u8 = 1 << 6
|
pub const ADJDIR : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const ILS_SCR_L : u16 = 0x453;
|
pub const ILS_SCR_L : u16 = 0x453;
|
||||||
pub const L_1 : u8 = 1 << 0
|
pub const L_1 : u8 = 1 << 0;
|
||||||
pub const SCR : u8 = 1 << 7
|
pub const SCR : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const ILS_F : u16 = 0x454;
|
pub const ILS_F : u16 = 0x454;
|
||||||
|
|
||||||
|
@ -730,20 +730,20 @@ pub const ILS_K : u16 = 0x455;
|
||||||
pub const ILS_M : u16 = 0x456;
|
pub const ILS_M : u16 = 0x456;
|
||||||
|
|
||||||
pub const ILS_CS_N : u16 = 0x457;
|
pub const ILS_CS_N : u16 = 0x457;
|
||||||
pub const N_1 : u8 = 1 << 0
|
pub const N_1 : u8 = 1 << 0;
|
||||||
pub const CS : u8 = 1 << 6
|
pub const CS : u8 = 1 << 6;
|
||||||
|
|
||||||
pub const ILS_NP : u16 = 0x458;
|
pub const ILS_NP : u16 = 0x458;
|
||||||
pub const NP_1 : u8 = 1 << 0
|
pub const NP_1 : u8 = 1 << 0;
|
||||||
pub const SUBCLASSV : u8 = 1 << 5
|
pub const SUBCLASSV : u8 = 1 << 5;
|
||||||
|
|
||||||
pub const ILS_S : u16 = 0x459;
|
pub const ILS_S : u16 = 0x459;
|
||||||
pub const S_1 : u8 = 1 << 0
|
pub const S_1 : u8 = 1 << 0;
|
||||||
pub const JESDV : u8 = 1 << 5
|
pub const JESDV : u8 = 1 << 5;
|
||||||
|
|
||||||
pub const ILS_HD_CF : u16 = 0x45a;
|
pub const ILS_HD_CF : u16 = 0x45a;
|
||||||
pub const CF : u8 = 1 << 0
|
pub const CF : u8 = 1 << 0;
|
||||||
pub const HD : u8 = 1 << 7
|
pub const HD : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const ILS_RES1 : u16 = 0x45b;
|
pub const ILS_RES1 : u16 = 0x45b;
|
||||||
|
|
||||||
|
@ -752,28 +752,28 @@ pub const ILS_RES2 : u16 = 0x45c;
|
||||||
pub const ILS_CHECKSUM : u16 = 0x45d;
|
pub const ILS_CHECKSUM : u16 = 0x45d;
|
||||||
|
|
||||||
pub const ERRCNTRMON : u16 = 0x46b;
|
pub const ERRCNTRMON : u16 = 0x46b;
|
||||||
pub const CNTRSEL : u8 = 1 << 0
|
pub const CNTRSEL : u8 = 1 << 0;
|
||||||
pub const LANESEL : u8 = 1 << 4
|
pub const LANESEL : u8 = 1 << 4;
|
||||||
|
|
||||||
pub const LANEDESKEW : u16 = 0x46c;
|
pub const LANEDESKEW : u16 = 0x46c;
|
||||||
|
|
||||||
pub const BADDISPARITY : u16 = 0x46d;
|
pub const BADDISPARITY : u16 = 0x46d;
|
||||||
pub const LANE_ADDR_DIS : u8 = 1 << 0
|
pub const LANE_ADDR_DIS : u8 = 1 << 0;
|
||||||
pub const RST_ERR_CNTR_DIS : u8 = 1 << 5
|
pub const RST_ERR_CNTR_DIS : u8 = 1 << 5;
|
||||||
pub const DISABLE_ERR_CNTR_DIS : u8 = 1 << 6
|
pub const DISABLE_ERR_CNTR_DIS : u8 = 1 << 6;
|
||||||
pub const RST_IRQ_DIS : u8 = 1 << 7
|
pub const RST_IRQ_DIS : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const NIT_W : u16 = 0x46e;
|
pub const NIT_W : u16 = 0x46e;
|
||||||
pub const LANE_ADDR_NIT : u8 = 1 << 0
|
pub const LANE_ADDR_NIT : u8 = 1 << 0;
|
||||||
pub const RST_ERR_CNTR_NIT : u8 = 1 << 5
|
pub const RST_ERR_CNTR_NIT : u8 = 1 << 5;
|
||||||
pub const DISABLE_ERR_CNTR_NIT : u8 = 1 << 6
|
pub const DISABLE_ERR_CNTR_NIT : u8 = 1 << 6;
|
||||||
pub const RST_IRQ_NIT : u8 = 1 << 7
|
pub const RST_IRQ_NIT : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const UNEXPECTEDCONTROL_W : u16 = 0x46f;
|
pub const UNEXPECTEDCONTROL_W : u16 = 0x46f;
|
||||||
pub const LANE_ADDR_UCC : u8 = 1 << 0
|
pub const LANE_ADDR_UCC : u8 = 1 << 0;
|
||||||
pub const RST_ERR_CNTR_UCC : u8 = 1 << 5
|
pub const RST_ERR_CNTR_UCC : u8 = 1 << 5;
|
||||||
pub const DISABLE_ERR_CNTR_UCC : u8 = 1 << 6
|
pub const DISABLE_ERR_CNTR_UCC : u8 = 1 << 6;
|
||||||
pub const RST_IRQ_UCC : u8 = 1 << 7
|
pub const RST_IRQ_UCC : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const CODEGRPSYNCFLG : u16 = 0x470;
|
pub const CODEGRPSYNCFLG : u16 = 0x470;
|
||||||
|
|
||||||
|
@ -786,25 +786,25 @@ pub const INITLANESYNCFLG : u16 = 0x473;
|
||||||
pub const CTRLREG1 : u16 = 0x476;
|
pub const CTRLREG1 : u16 = 0x476;
|
||||||
|
|
||||||
pub const CTRLREG2 : u16 = 0x477;
|
pub const CTRLREG2 : u16 = 0x477;
|
||||||
pub const THRESHOLD_MASK_EN : u8 = 1 << 3
|
pub const THRESHOLD_MASK_EN : u8 = 1 << 3;
|
||||||
pub const ILAS_MODE : u8 = 1 << 7
|
pub const ILAS_MODE : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const KVAL : u16 = 0x478;
|
pub const KVAL : u16 = 0x478;
|
||||||
|
|
||||||
pub const IRQVECTOR_MASK : u16 = 0x47a;
|
pub const IRQVECTOR_MASK : u16 = 0x47a;
|
||||||
pub const CODEGRPSYNC_MASK : u8 = 1 << 0
|
pub const CODEGRPSYNC_MASK : u8 = 1 << 0;
|
||||||
pub const BADCHECKSUM_MASK : u8 = 1 << 2
|
pub const BADCHECKSUM_MASK : u8 = 1 << 2;
|
||||||
pub const INITIALLANESYNC_MASK : u8 = 1 << 3
|
pub const INITIALLANESYNC_MASK : u8 = 1 << 3;
|
||||||
pub const UCC_MASK : u8 = 1 << 5
|
pub const UCC_MASK : u8 = 1 << 5;
|
||||||
pub const NIT_MASK : u8 = 1 << 6
|
pub const NIT_MASK : u8 = 1 << 6;
|
||||||
pub const BADDIS_MASK : u8 = 1 << 7
|
pub const BADDIS_MASK : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const SYNCASSERTIONMASK : u16 = 0x47b;
|
pub const SYNCASSERTIONMASK : u16 = 0x47b;
|
||||||
pub const CMM_ENABLE : u8 = 1 << 3
|
pub const CMM_ENABLE : u8 = 1 << 3;
|
||||||
pub const CMM : u8 = 1 << 4
|
pub const CMM : u8 = 1 << 4;
|
||||||
pub const UCC_S : u8 = 1 << 5
|
pub const UCC_S : u8 = 1 << 5;
|
||||||
pub const NIT_S : u8 = 1 << 6
|
pub const NIT_S : u8 = 1 << 6;
|
||||||
pub const BADDIS_S : u8 = 1 << 7
|
pub const BADDIS_S : u8 = 1 << 7;
|
||||||
|
|
||||||
pub const ERRORTHRES : u16 = 0x47c;
|
pub const ERRORTHRES : u16 = 0x47c;
|
||||||
|
|
||||||
|
@ -813,7 +813,7 @@ pub const LANEENABLE : u16 = 0x47d;
|
||||||
pub const RAMP_ENA : u16 = 0x47e;
|
pub const RAMP_ENA : u16 = 0x47e;
|
||||||
|
|
||||||
pub const DIG_TEST0 : u16 = 0x520;
|
pub const DIG_TEST0 : u16 = 0x520;
|
||||||
pub const DC_TEST_MODE : u8 = 1 << 1
|
pub const DC_TEST_MODE : u8 = 1 << 1;
|
||||||
|
|
||||||
pub const DC_TEST_VALUEI0 : u16 = 0x521;
|
pub const DC_TEST_VALUEI0 : u16 = 0x521;
|
||||||
|
|
||||||
|
|
|
@ -1,5 +1,5 @@
|
||||||
use csr;
|
use csr;
|
||||||
mod ad9516_reg;
|
use ad9516_reg;
|
||||||
|
|
||||||
fn spi_setup() {
|
fn spi_setup() {
|
||||||
unsafe {
|
unsafe {
|
||||||
|
@ -13,7 +13,7 @@ fn spi_setup() {
|
||||||
csr::converter_spi::clk_div_read_write(16);
|
csr::converter_spi::clk_div_read_write(16);
|
||||||
csr::converter_spi::xfer_len_write_write(24);
|
csr::converter_spi::xfer_len_write_write(24);
|
||||||
csr::converter_spi::xfer_len_read_write(0);
|
csr::converter_spi::xfer_len_read_write(0);
|
||||||
csr::converter_spi::cs_write(csr::CONFIG_CONVERTER_SPI_CLK_CS);
|
csr::converter_spi::cs_write(1 << csr::CONFIG_CONVERTER_SPI_CLK_CS);
|
||||||
csr::converter_spi::offline_write(0);
|
csr::converter_spi::offline_write(0);
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
@ -37,60 +37,60 @@ fn read(addr: u16) -> u8 {
|
||||||
pub fn init() -> Result<(), &'static str> {
|
pub fn init() -> Result<(), &'static str> {
|
||||||
spi_setup();
|
spi_setup();
|
||||||
|
|
||||||
write(ad9156_reg::SERIAL_PORT_CONFIGURATION,
|
write(ad9516_reg::SERIAL_PORT_CONFIGURATION,
|
||||||
ad9156_reg::SOFT_RESET | ad9156_reg::SOFT_RESET_MIRRORED |
|
ad9516_reg::SOFT_RESET | ad9516_reg::SOFT_RESET_MIRRORED |
|
||||||
ad9156_reg::LONG_INSTRUCTION | ad9156_reg::LONG_INSTRUCTION_MIRRORED |
|
ad9516_reg::LONG_INSTRUCTION | ad9516_reg::LONG_INSTRUCTION_MIRRORED |
|
||||||
ad9156_reg::SDO_ACTIVE | ad9156_reg::SDO_ACTIVE_MIRRORED);
|
ad9516_reg::SDO_ACTIVE | ad9516_reg::SDO_ACTIVE_MIRRORED);
|
||||||
write(ad9156_reg::SERIAL_PORT_CONFIGURATION,
|
write(ad9516_reg::SERIAL_PORT_CONFIGURATION,
|
||||||
ad9156_reg::LONG_INSTRUCTION | ad9156_reg::LONG_INSTRUCTION_MIRRORED |
|
ad9516_reg::LONG_INSTRUCTION | ad9516_reg::LONG_INSTRUCTION_MIRRORED |
|
||||||
ad9156_reg::SDO_ACTIVE | ad9156_reg::SDO_ACTIVE_MIRRORED);
|
ad9516_reg::SDO_ACTIVE | ad9516_reg::SDO_ACTIVE_MIRRORED);
|
||||||
if read(ad9156_reg::PART_ID) != 0x41 {
|
if read(ad9516_reg::PART_ID) != 0x41 {
|
||||||
return Err("AD9516 not found")
|
return Err("AD9516 not found")
|
||||||
}
|
}
|
||||||
|
|
||||||
// use clk input, dclk=clk/2
|
// use clk input, dclk=clk/2
|
||||||
write(ad9156_reg::PFD_AND_CHARGE_PUMP, 1*ad9156_reg::PLL_POWER_DOWN |
|
write(ad9516_reg::PFD_AND_CHARGE_PUMP, 1*ad9516_reg::PLL_POWER_DOWN |
|
||||||
0*ad9156_reg::CHARGE_PUMP_MODE);
|
0*ad9516_reg::CHARGE_PUMP_MODE);
|
||||||
write(ad9156_reg::VCO_DIVIDER, 0);
|
write(ad9516_reg::VCO_DIVIDER, 0);
|
||||||
write(ad9156_reg::INPUT_CLKS, 0*ad9156_reg::SELECT_VCO_OR_CLK |
|
write(ad9516_reg::INPUT_CLKS, 0*ad9516_reg::SELECT_VCO_OR_CLK |
|
||||||
0*ad9156_reg::BYPASS_VCO_DIVIDER);
|
0*ad9516_reg::BYPASS_VCO_DIVIDER);
|
||||||
|
|
||||||
write(ad9156_reg::OUT0, 2*ad9156_reg::OUT0_POWER_DOWN);
|
write(ad9516_reg::OUT0, 2*ad9516_reg::OUT0_POWER_DOWN);
|
||||||
write(ad9156_reg::OUT2, 2*ad9156_reg::OUT2_POWER_DOWN);
|
write(ad9516_reg::OUT2, 2*ad9516_reg::OUT2_POWER_DOWN);
|
||||||
write(ad9156_reg::OUT3, 2*ad9156_reg::OUT3_POWER_DOWN);
|
write(ad9516_reg::OUT3, 2*ad9516_reg::OUT3_POWER_DOWN);
|
||||||
write(ad9156_reg::OUT4, 2*ad9156_reg::OUT4_POWER_DOWN);
|
write(ad9516_reg::OUT4, 2*ad9516_reg::OUT4_POWER_DOWN);
|
||||||
write(ad9156_reg::OUT5, 2*ad9156_reg::OUT5_POWER_DOWN);
|
write(ad9516_reg::OUT5, 2*ad9516_reg::OUT5_POWER_DOWN);
|
||||||
write(ad9156_reg::OUT8, 1*ad9156_reg::OUT8_POWER_DOWN);
|
write(ad9516_reg::OUT8, 1*ad9516_reg::OUT8_POWER_DOWN);
|
||||||
|
|
||||||
// DAC deviceclk, clk/1
|
// DAC deviceclk, clk/1
|
||||||
write(ad9156_reg::DIVIDER_0_2, ad9156_reg::DIVIDER_0_DIRECT_TO_OUTPUT)
|
write(ad9516_reg::DIVIDER_0_2, ad9516_reg::DIVIDER_0_DIRECT_TO_OUTPUT);
|
||||||
write(ad9156_reg::OUT1, 0*ad9156_reg::OUT1_POWER_DOWN |
|
write(ad9516_reg::OUT1, 0*ad9516_reg::OUT1_POWER_DOWN |
|
||||||
2*ad9156_reg::OUT1_LVPECLDIFFERENTIAL_VOLTAGE);
|
2*ad9516_reg::OUT1_LVPECLDIFFERENTIAL_VOLTAGE);
|
||||||
|
|
||||||
// FPGA deviceclk, dclk/1
|
// FPGA deviceclk, dclk/1
|
||||||
write(ad9156_reg::DIVIDER_4_3, 0*ad9156_reg::DIVIDER_4_NOSYNC |
|
write(ad9516_reg::DIVIDER_4_3, 0*ad9516_reg::DIVIDER_4_NOSYNC |
|
||||||
1*ad9156_reg::DIVIDER_4_BYPASS_1 | 1*ad9156_reg::DIVIDER_4_BYPASS_2);
|
1*ad9516_reg::DIVIDER_4_BYPASS_1 | 1*ad9516_reg::DIVIDER_4_BYPASS_2);
|
||||||
write(ad9156_reg::DIVIDER_4_4, 0*ad9156_reg::DIVIDER_4_DCCOFF);
|
write(ad9516_reg::DIVIDER_4_4, 0*ad9516_reg::DIVIDER_4_DCCOFF);
|
||||||
write(ad9156_reg::OUT9, 1*ad9156_reg::OUT9_LVDS_OUTPUT_CURRENT |
|
write(ad9516_reg::OUT9, 1*ad9516_reg::OUT9_LVDS_OUTPUT_CURRENT |
|
||||||
2*ad9156_reg::OUT9_LVDS_CMOS_OUTPUT_POLARITY |
|
2*ad9516_reg::OUT9_LVDS_CMOS_OUTPUT_POLARITY |
|
||||||
0*ad9156_reg::OUT9_SELECT_LVDS_CMOS);
|
0*ad9516_reg::OUT9_SELECT_LVDS_CMOS);
|
||||||
|
|
||||||
// sysref f_data*S/(K*F), dclk/16
|
// sysref f_data*S/(K*F), dclk/16
|
||||||
write(ad9156_reg::DIVIDER_3_0, (16/2-1)*ad9156_reg::DIVIDER_3_HIGH_CYCLES_1 |
|
write(ad9516_reg::DIVIDER_3_0, (16/2-1)*ad9516_reg::DIVIDER_3_HIGH_CYCLES_1 |
|
||||||
(16/2-1)*ad9156_reg::DIVIDER_3_LOW_CYCLES_1);
|
(16/2-1)*ad9516_reg::DIVIDER_3_LOW_CYCLES_1);
|
||||||
write(ad9156_reg::DIVIDER_3_1, 0*ad9156_reg::DIVIDER_3_PHASE_OFFSET_1 |
|
write(ad9516_reg::DIVIDER_3_1, 0*ad9516_reg::DIVIDER_3_PHASE_OFFSET_1 |
|
||||||
0*ad9156_reg::DIVIDER_3_PHASE_OFFSET_2);
|
0*ad9516_reg::DIVIDER_3_PHASE_OFFSET_2);
|
||||||
write(ad9156_reg::DIVIDER_3_3, 0*ad9156_reg::DIVIDER_3_NOSYNC |
|
write(ad9516_reg::DIVIDER_3_3, 0*ad9516_reg::DIVIDER_3_NOSYNC |
|
||||||
0*ad9156_reg::DIVIDER_3_BYPASS_1 | 1*ad9156_reg::DIVIDER_3_BYPASS_2);
|
0*ad9516_reg::DIVIDER_3_BYPASS_1 | 1*ad9516_reg::DIVIDER_3_BYPASS_2);
|
||||||
write(ad9156_reg::DIVIDER_3_4, 0*ad9156_reg::DIVIDER_3_DCCOFF);
|
write(ad9516_reg::DIVIDER_3_4, 0*ad9516_reg::DIVIDER_3_DCCOFF);
|
||||||
write(ad9156_reg::OUT6, 1*ad9156_reg::OUT6_LVDS_OUTPUT_CURRENT |
|
write(ad9516_reg::OUT6, 1*ad9516_reg::OUT6_LVDS_OUTPUT_CURRENT |
|
||||||
2*ad9156_reg::OUT6_LVDS_CMOS_OUTPUT_POLARITY |
|
2*ad9516_reg::OUT6_LVDS_CMOS_OUTPUT_POLARITY |
|
||||||
0*ad9156_reg::OUT6_SELECT_LVDS_CMOS);
|
0*ad9516_reg::OUT6_SELECT_LVDS_CMOS);
|
||||||
write(ad9156_reg::OUT7, 1*ad9156_reg::OUT7_LVDS_OUTPUT_CURRENT |
|
write(ad9516_reg::OUT7, 1*ad9516_reg::OUT7_LVDS_OUTPUT_CURRENT |
|
||||||
2*ad9156_reg::OUT7_LVDS_CMOS_OUTPUT_POLARITY |
|
2*ad9516_reg::OUT7_LVDS_CMOS_OUTPUT_POLARITY |
|
||||||
0*ad9156_reg::OUT7_SELECT_LVDS_CMOS);
|
0*ad9516_reg::OUT7_SELECT_LVDS_CMOS);
|
||||||
|
|
||||||
write(ad9156_reg::UPDATE_ALL_REGISTERS, 1);
|
write(ad9516_reg::UPDATE_ALL_REGISTERS, 1);
|
||||||
|
|
||||||
Ok(())
|
Ok(())
|
||||||
}
|
}
|
||||||
|
|
|
@ -27,7 +27,7 @@ pub const A_COUNTER : u16 = 0x013;
|
||||||
pub const B_COUNTER_LSB : u16 = 0x014;
|
pub const B_COUNTER_LSB : u16 = 0x014;
|
||||||
pub const B_COUNTER_MSB : u16 = 0x015;
|
pub const B_COUNTER_MSB : u16 = 0x015;
|
||||||
|
|
||||||
pub const PLL_CONTROL_1 : u16 = 0x016
|
pub const PLL_CONTROL_1 : u16 = 0x016;
|
||||||
pub const PRESCALER_P : u8 = 1 << 0;
|
pub const PRESCALER_P : u8 = 1 << 0;
|
||||||
pub const B_COUNTER_BYPASS : u8 = 1 << 3;
|
pub const B_COUNTER_BYPASS : u8 = 1 << 3;
|
||||||
pub const RESET_ALL_COUNTERS : u8 = 1 << 4;
|
pub const RESET_ALL_COUNTERS : u8 = 1 << 4;
|
||||||
|
|
Loading…
Reference in New Issue