forked from M-Labs/artiq
1
0
Fork 0

urukul: Expand CPLD sync_sel explanation [nfc]

This commit is contained in:
David Nadlinger 2019-01-08 02:37:58 +00:00
parent 7bcdeb825b
commit cadde970e1
1 changed files with 4 additions and 2 deletions

View File

@ -133,8 +133,10 @@ class CPLD:
internal MMCX. For hardware revision <= v1.2 valid options are: 0 - internal MMCX. For hardware revision <= v1.2 valid options are: 0 -
either XO or MMCX dependent on component population; 1 SMA. Unsupported either XO or MMCX dependent on component population; 1 SMA. Unsupported
clocking options are silently ignored. clocking options are silently ignored.
:param sync_sel: SYNC_IN selection. 0 corresponds to SYNC_IN over EEM :param sync_sel: SYNC (multi-chip synchronisation) signal source selection.
from FPGA. 1 corresponds to SYNC_IN from DDS0. 0 corresponds to SYNC_IN being supplied by the FPGA via the EEM
connector. 1 corresponds to SYNC_OUT from DDS0 being distributed to the
other chips.
:param rf_sw: Initial CPLD RF switch register setting (default: 0x0). :param rf_sw: Initial CPLD RF switch register setting (default: 0x0).
Knowledge of this state is not transferred between experiments. Knowledge of this state is not transferred between experiments.
:param att: Initial attenuator setting shift register (default: :param att: Initial attenuator setting shift register (default: