Syrostan-MCU-C/startup_stm32f103xg.s

468 lines
12 KiB
ArmAsm
Raw Normal View History

2021-07-26 17:17:04 +08:00
/**
*************** (C) COPYRIGHT 2017 STMicroelectronics ************************
* @file startup_stm32f103xb.s
2021-07-26 17:17:04 +08:00
* @author MCD Application Team
* @brief STM32F103xB Devices vector table for Atollic toolchain.
2021-07-26 17:17:04 +08:00
* This module performs:
* - Set the initial SP
* - Set the initial PC == Reset_Handler,
* - Set the vector table entries with the exceptions ISR address
* - Configure the clock system
* - Branches to main in the C library (which eventually
* calls main()).
* After Reset the Cortex-M3 processor is in Thread mode,
* priority is Privileged, and the Stack is set to Main.
******************************************************************************
* @attention
*
* <h2><center>&copy; Copyright (c) 2017 STMicroelectronics.
* All rights reserved.</center></h2>
*
* This software component is licensed by ST under BSD 3-Clause license,
* the "License"; You may not use this file except in compliance with the
* License. You may obtain a copy of the License at:
* opensource.org/licenses/BSD-3-Clause
*
******************************************************************************
*/
.syntax unified
.cpu cortex-m3
.fpu softvfp
.thumb
.global g_pfnVectors
.global Default_Handler
/* start address for the initialization values of the .data section.
defined in linker script */
.word _sidata
/* start address for the .data section. defined in linker script */
.word _sdata
/* end address for the .data section. defined in linker script */
.word _edata
/* start address for the .bss section. defined in linker script */
.word _sbss
/* end address for the .bss section. defined in linker script */
.word _ebss
.equ BootRAM, 0xF1E0F85F
/**
* @brief This is the code that gets called when the processor first
* starts execution following a reset event. Only the absolutely
* necessary set is performed, after which the application
* supplied main() routine is called.
* @param None
* @retval : None
*/
.section .text.Reset_Handler
.weak Reset_Handler
.type Reset_Handler, %function
Reset_Handler:
/* Copy the data segment initializers from flash to SRAM */
ldr r0, =_sdata
ldr r1, =_edata
ldr r2, =_sidata
movs r3, #0
2021-07-26 17:17:04 +08:00
b LoopCopyDataInit
CopyDataInit:
ldr r4, [r2, r3]
str r4, [r0, r3]
adds r3, r3, #4
2021-07-26 17:17:04 +08:00
LoopCopyDataInit:
adds r4, r0, r3
cmp r4, r1
2021-07-26 17:17:04 +08:00
bcc CopyDataInit
/* Zero fill the bss segment. */
2021-07-26 17:17:04 +08:00
ldr r2, =_sbss
ldr r4, =_ebss
movs r3, #0
2021-07-26 17:17:04 +08:00
b LoopFillZerobss
2021-07-26 17:17:04 +08:00
FillZerobss:
str r3, [r2]
adds r2, r2, #4
2021-07-26 17:17:04 +08:00
LoopFillZerobss:
cmp r2, r4
2021-07-26 17:17:04 +08:00
bcc FillZerobss
/* Call the clock system intitialization function.*/
bl SystemInit
/* Call static constructors */
bl __libc_init_array
/* Call the application's entry point.*/
bl main
bx lr
.size Reset_Handler, .-Reset_Handler
/**
* @brief This is the code that gets called when the processor receives an
* unexpected interrupt. This simply enters an infinite loop, preserving
* the system state for examination by a debugger.
* @param None
* @retval None
2021-07-26 17:17:04 +08:00
*/
.section .text.Default_Handler,"ax",%progbits
Default_Handler:
Infinite_Loop:
b Infinite_Loop
.size Default_Handler, .-Default_Handler
/******************************************************************************
*
* The minimal vector table for a Cortex M3. Note that the proper constructs
* must be placed on this to ensure that it ends up at physical address
* 0x0000.0000.
*
*******************************************************************************/
2021-07-26 17:17:04 +08:00
.section .isr_vector,"a",%progbits
.type g_pfnVectors, %object
.size g_pfnVectors, .-g_pfnVectors
g_pfnVectors:
.word _estack
.word Reset_Handler
.word NMI_Handler
.word HardFault_Handler
.word MemManage_Handler
.word BusFault_Handler
.word UsageFault_Handler
.word 0
.word 0
.word 0
.word 0
.word SVC_Handler
.word DebugMon_Handler
.word 0
.word PendSV_Handler
.word SysTick_Handler
.word WWDG_IRQHandler
.word PVD_IRQHandler
.word TAMPER_IRQHandler
.word RTC_IRQHandler
.word FLASH_IRQHandler
.word RCC_IRQHandler
.word EXTI0_IRQHandler
.word EXTI1_IRQHandler
.word EXTI2_IRQHandler
.word EXTI3_IRQHandler
.word EXTI4_IRQHandler
.word DMA1_Channel1_IRQHandler
.word DMA1_Channel2_IRQHandler
.word DMA1_Channel3_IRQHandler
.word DMA1_Channel4_IRQHandler
.word DMA1_Channel5_IRQHandler
.word DMA1_Channel6_IRQHandler
.word DMA1_Channel7_IRQHandler
.word ADC1_2_IRQHandler
.word USB_HP_CAN1_TX_IRQHandler
.word USB_LP_CAN1_RX0_IRQHandler
.word CAN1_RX1_IRQHandler
.word CAN1_SCE_IRQHandler
.word EXTI9_5_IRQHandler
.word TIM1_BRK_TIM9_IRQHandler
.word TIM1_UP_TIM10_IRQHandler
.word TIM1_TRG_COM_TIM11_IRQHandler
.word TIM1_CC_IRQHandler
.word TIM2_IRQHandler
.word TIM3_IRQHandler
.word TIM4_IRQHandler
.word I2C1_EV_IRQHandler
.word I2C1_ER_IRQHandler
.word I2C2_EV_IRQHandler
.word I2C2_ER_IRQHandler
.word SPI1_IRQHandler
.word SPI2_IRQHandler
.word USART1_IRQHandler
.word USART2_IRQHandler
.word USART3_IRQHandler
.word EXTI15_10_IRQHandler
.word RTC_Alarm_IRQHandler
.word USBWakeUp_IRQHandler
.word TIM8_BRK_TIM12_IRQHandler
.word TIM8_UP_TIM13_IRQHandler
.word TIM8_TRG_COM_TIM14_IRQHandler
.word TIM8_CC_IRQHandler
.word ADC3_IRQHandler
.word FSMC_IRQHandler
.word SDIO_IRQHandler
.word TIM5_IRQHandler
.word SPI3_IRQHandler
.word UART4_IRQHandler
.word UART5_IRQHandler
.word TIM6_IRQHandler
.word TIM7_IRQHandler
.word DMA2_Channel1_IRQHandler
.word DMA2_Channel2_IRQHandler
.word DMA2_Channel3_IRQHandler
.word DMA2_Channel4_5_IRQHandler
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word 0
.word BootRAM /* @0x1E0. This is for boot in RAM mode for
STM32F10x XL-Density devices. */
2021-07-26 17:17:04 +08:00
/*******************************************************************************
*
* Provide weak aliases for each Exception handler to the Default_Handler.
* As they are weak aliases, any function with the same name will override
2021-07-26 17:17:04 +08:00
* this definition.
*
2021-07-26 17:17:04 +08:00
*******************************************************************************/
.weak NMI_Handler
2021-07-26 17:17:04 +08:00
.thumb_set NMI_Handler,Default_Handler
.weak HardFault_Handler
2021-07-26 17:17:04 +08:00
.thumb_set HardFault_Handler,Default_Handler
.weak MemManage_Handler
2021-07-26 17:17:04 +08:00
.thumb_set MemManage_Handler,Default_Handler
.weak BusFault_Handler
2021-07-26 17:17:04 +08:00
.thumb_set BusFault_Handler,Default_Handler
.weak UsageFault_Handler
2021-07-26 17:17:04 +08:00
.thumb_set UsageFault_Handler,Default_Handler
.weak SVC_Handler
2021-07-26 17:17:04 +08:00
.thumb_set SVC_Handler,Default_Handler
.weak DebugMon_Handler
2021-07-26 17:17:04 +08:00
.thumb_set DebugMon_Handler,Default_Handler
.weak PendSV_Handler
2021-07-26 17:17:04 +08:00
.thumb_set PendSV_Handler,Default_Handler
.weak SysTick_Handler
2021-07-26 17:17:04 +08:00
.thumb_set SysTick_Handler,Default_Handler
.weak WWDG_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set WWDG_IRQHandler,Default_Handler
.weak PVD_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set PVD_IRQHandler,Default_Handler
.weak TAMPER_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set TAMPER_IRQHandler,Default_Handler
.weak RTC_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set RTC_IRQHandler,Default_Handler
.weak FLASH_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set FLASH_IRQHandler,Default_Handler
.weak RCC_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set RCC_IRQHandler,Default_Handler
.weak EXTI0_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set EXTI0_IRQHandler,Default_Handler
.weak EXTI1_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set EXTI1_IRQHandler,Default_Handler
.weak EXTI2_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set EXTI2_IRQHandler,Default_Handler
.weak EXTI3_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set EXTI3_IRQHandler,Default_Handler
.weak EXTI4_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set EXTI4_IRQHandler,Default_Handler
.weak DMA1_Channel1_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set DMA1_Channel1_IRQHandler,Default_Handler
.weak DMA1_Channel2_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set DMA1_Channel2_IRQHandler,Default_Handler
.weak DMA1_Channel3_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set DMA1_Channel3_IRQHandler,Default_Handler
.weak DMA1_Channel4_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set DMA1_Channel4_IRQHandler,Default_Handler
.weak DMA1_Channel5_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set DMA1_Channel5_IRQHandler,Default_Handler
.weak DMA1_Channel6_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set DMA1_Channel6_IRQHandler,Default_Handler
.weak DMA1_Channel7_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set DMA1_Channel7_IRQHandler,Default_Handler
.weak ADC1_2_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set ADC1_2_IRQHandler,Default_Handler
.weak USB_HP_CAN1_TX_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set USB_HP_CAN1_TX_IRQHandler,Default_Handler
.weak USB_LP_CAN1_RX0_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set USB_LP_CAN1_RX0_IRQHandler,Default_Handler
.weak CAN1_RX1_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set CAN1_RX1_IRQHandler,Default_Handler
.weak CAN1_SCE_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set CAN1_SCE_IRQHandler,Default_Handler
.weak EXTI9_5_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set EXTI9_5_IRQHandler,Default_Handler
.weak TIM1_BRK_TIM9_IRQHandler
.thumb_set TIM1_BRK_TIM9_IRQHandler,Default_Handler
2021-07-26 17:17:04 +08:00
.weak TIM1_UP_TIM10_IRQHandler
.thumb_set TIM1_UP_TIM10_IRQHandler,Default_Handler
2021-07-26 17:17:04 +08:00
.weak TIM1_TRG_COM_TIM11_IRQHandler
.thumb_set TIM1_TRG_COM_TIM11_IRQHandler,Default_Handler
2021-07-26 17:17:04 +08:00
.weak TIM1_CC_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set TIM1_CC_IRQHandler,Default_Handler
.weak TIM2_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set TIM2_IRQHandler,Default_Handler
.weak TIM3_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set TIM3_IRQHandler,Default_Handler
.weak TIM4_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set TIM4_IRQHandler,Default_Handler
.weak I2C1_EV_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set I2C1_EV_IRQHandler,Default_Handler
.weak I2C1_ER_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set I2C1_ER_IRQHandler,Default_Handler
.weak I2C2_EV_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set I2C2_EV_IRQHandler,Default_Handler
.weak I2C2_ER_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set I2C2_ER_IRQHandler,Default_Handler
.weak SPI1_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set SPI1_IRQHandler,Default_Handler
.weak SPI2_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set SPI2_IRQHandler,Default_Handler
.weak USART1_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set USART1_IRQHandler,Default_Handler
.weak USART2_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set USART2_IRQHandler,Default_Handler
.weak USART3_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set USART3_IRQHandler,Default_Handler
.weak EXTI15_10_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set EXTI15_10_IRQHandler,Default_Handler
.weak RTC_Alarm_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set RTC_Alarm_IRQHandler,Default_Handler
.weak USBWakeUp_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set USBWakeUp_IRQHandler,Default_Handler
.weak TIM8_BRK_TIM12_IRQHandler
.thumb_set TIM8_BRK_TIM12_IRQHandler,Default_Handler
2021-07-26 17:17:04 +08:00
.weak TIM8_UP_TIM13_IRQHandler
.thumb_set TIM8_UP_TIM13_IRQHandler,Default_Handler
2021-07-26 17:17:04 +08:00
.weak TIM8_TRG_COM_TIM14_IRQHandler
.thumb_set TIM8_TRG_COM_TIM14_IRQHandler,Default_Handler
2021-07-26 17:17:04 +08:00
.weak TIM8_CC_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set TIM8_CC_IRQHandler,Default_Handler
.weak ADC3_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set ADC3_IRQHandler,Default_Handler
.weak FSMC_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set FSMC_IRQHandler,Default_Handler
.weak SDIO_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set SDIO_IRQHandler,Default_Handler
.weak TIM5_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set TIM5_IRQHandler,Default_Handler
.weak SPI3_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set SPI3_IRQHandler,Default_Handler
.weak UART4_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set UART4_IRQHandler,Default_Handler
.weak UART5_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set UART5_IRQHandler,Default_Handler
.weak TIM6_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set TIM6_IRQHandler,Default_Handler
.weak TIM7_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set TIM7_IRQHandler,Default_Handler
.weak DMA2_Channel1_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set DMA2_Channel1_IRQHandler,Default_Handler
.weak DMA2_Channel2_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set DMA2_Channel2_IRQHandler,Default_Handler
.weak DMA2_Channel3_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set DMA2_Channel3_IRQHandler,Default_Handler
.weak DMA2_Channel4_5_IRQHandler
2021-07-26 17:17:04 +08:00
.thumb_set DMA2_Channel4_5_IRQHandler,Default_Handler
/************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/