Warsaw University of Technology

FACULTY OF ELECTRONICS AND INFORMATION TECHNOLOGY



Instytut Systemów Elektronicznych

# Bachelor's diploma thesis

in the field of study Electronics and specialisation Elektronika i inżynieria komputerowa

Microwave synthesizer for driving ion traps in quantum computing

# Krzysztof Belewicz

student record book number 277384

thesis supervisor dr inż. Grzegorz Kasprowicz

Warsaw 2019

#### Abstract

#### Microwave synthesizer for driving ion traps in quantum computing

The following bachelor thesis describes the design of the microwave synthesizer - an EEM peripheral extension module for Sinara ecosystem developed for applications in trapped-ion experiments in the field of quantum physics. The device is based on four PLL/VCO synthesizers: ADF5356 from Analog Devices.

The subsequent chapters present the individual stages of the project implementation: a selection of components, PCB design, verification, and prototype testing. At the same time, key information about the designed device was also presented.

Keywords:

Synthesizer, high frequency, PCB, Altium Designer, ion traps, ARTIQ, Sinara.

#### Streszczenie

#### Syntezer wielkich częstotliwości do pułapek jonowych w komputerze kwantowym

Poniższa praca zawiera opis projektu syntezera mikrofalowego - modułu EEM będącego rozszerzeniem peryferiów dla ekosystemu Sinara, do zastosowań w eksperymentach z dziedziny fizyki kwantowej. Urządzenie oparte jest na czterech syntezerach PLL/VCO: ADF5356 firmy Analog Devices.

W kolejnych rozdziałach przedstawiono poszczególne etapy realizacji projektu: dobór komponentów, projekt PCB, weryfikację oraz testy prototypu. Równolegle przedstawione zostały także kluczowe informacje dotyczące projektowanego urządzenia.

#### Słowa kluczowe:

Syntezer, wielkie częstotliwości, PCB, Altium Designer, pułapki jonowe, ARTIQ, Sinara.



**Politechnika Warszawska** Warsaw University of Technology

miejscowość i data place and date

imię i nazwisko studenta name and surname of the student

numer albumu student record book number

kierunek studiów *field of study* 

#### **OŚWIADCZENIE**

#### **DECLARATION**

Świadomy/-a odpowiedzialności karnej za składanie fałszywych zeznań oświadczam, że niniejsza praca dyplomowa została napisana przeze mnie samodzielnie, pod opieką kierującego pracą dyplomową.

Under the penalty of perjury, I hereby certify that I wrote my diploma thesis on my own, under the guidance of the thesis supervisor.

Jednocześnie oświadczam, że: *I also declare that:* 

- niniejsza praca dyplomowa nie narusza praw autorskich w rozumieniu ustawy z dnia 4 lutego 1994 roku o prawie autorskim i prawach pokrewnych (Dz.U. z 2006 r. Nr 90, poz. 631 z późn. zm.) oraz dóbr osobistych chronionych prawem cywilnym,
- this diploma thesis does not constitute infringement of copyright following the act of 4 February 1994 on copyright and related rights (Journal of Acts of 2006 no. 90, item 631 with further amendments) or personal rights protected under the civil law,
- niniejsza praca dyplomowa nie zawiera danych i informacji, które uzyskałem/-am w sposób niedozwolony,
- the diploma thesis does not contain data or information acquired in an illegal way,
- niniejsza praca dyplomowa nie była wcześniej podstawą żadnej innej urzędowej procedury związanej z nadawaniem dyplomów lub tytułów zawodowych,
- the diploma thesis has never been the basis of any other official proceedings leading to the award of diplomas or professional degrees,
- wszystkie informacje umieszczone w niniejszej pracy, uzyskane ze źródeł pisanych i elektronicznych, zostały udokumentowane w wykazie literatury odpowiednimi odnośnikami,
- all information included in the diploma thesis, derived from printed and electronic sources, has been documented with relevant references in the literature section,
- znam regulacje prawne Politechniki Warszawskiej w sprawie zarządzania prawami autorskimi i prawami pokrewnymi, prawami własności przemysłowej oraz zasadami komercjalizacji.
- I am aware of the regulations at Warsaw University of Technology on management of copyright and related rights, industrial property rights and commercialisation.



Oświadczam, że treść pracy dyplomowej w wersji drukowanej, treść pracy dyplomowej zawartej na nośniku elektronicznym (płycie kompaktowej) oraz treść pracy dyplomowej w module APD systemu USOS są identyczne.

I certify that the content of the printed version of the diploma thesis, the content of the electronic version of the diploma thesis (on a CD) and the content of the diploma thesis in the Archive of Diploma Theses (APD module) of the USOS system are identical.

.....

czytelny podpis studenta legible signature of the student

# Contents

| 1.                | Intro   | Introduction                       |    |  |  |  |  |  |
|-------------------|---------|------------------------------------|----|--|--|--|--|--|
|                   | 1.1     | Ion traps                          | 8  |  |  |  |  |  |
|                   | 1.2     | Purpose and scope of work          | 9  |  |  |  |  |  |
| 2.                | Desi    | gn                                 | 10 |  |  |  |  |  |
| 2.1 Specification |         |                                    |    |  |  |  |  |  |
|                   | 2.2     | General concept                    | 11 |  |  |  |  |  |
|                   |         | 2.2.1 Clock distribution           | 11 |  |  |  |  |  |
|                   |         | 2.2.2 VCO/PLL and AFE              | 11 |  |  |  |  |  |
|                   |         | 2.2.3 Control Unit                 | 11 |  |  |  |  |  |
|                   | 2.3     | Component selection                | 12 |  |  |  |  |  |
|                   | 2.4     | PCB Design                         | 28 |  |  |  |  |  |
|                   | 2.5     | Project verification               | 31 |  |  |  |  |  |
| 3.                | Tests   | 5                                  | 33 |  |  |  |  |  |
| 4.                | Sum     | mary                               | 37 |  |  |  |  |  |
| Bi                | bliogr  | aphy                               | 38 |  |  |  |  |  |
| Li                | st of s | ymbols and abbreviations           | 40 |  |  |  |  |  |
| Li                | st of F | igures                             | 41 |  |  |  |  |  |
| Li                | st of T | ables                              | 42 |  |  |  |  |  |
| Li                | st of a | ppendices                          | 43 |  |  |  |  |  |
|                   | 8.1     | Appendix A - Schematics            | 44 |  |  |  |  |  |
|                   | 8.2     | Appendix B - PCB gerber masks      | 72 |  |  |  |  |  |
|                   | 8.3     | Appendix C - PCB layer stackup     | 75 |  |  |  |  |  |
|                   | 8.4     | Appendix D - PowerScope simulation | 76 |  |  |  |  |  |
|                   | 8.5     | Appendix E - CPLD code             | 84 |  |  |  |  |  |

## 1. Introduction

Electronic equipment used in many trapped-ion and other quantum physics experiments is expected to meet ever-increasing performance requirements. This usually involves dedicated solutions, which are often hastily designed with the only consideration being the current project criteria. Additionally, the effort spent on the design of such equipment is often duplicated across different laboratories. As such, those systems can be difficult to use and maintain, and their performance or features may not be sufficient for other, future projects. Sinara - an open-source hardware ecosystem, part of which is the presented project, aims to alleviate this problem[1].

This thesis describes the design of an instrument intended for use in various quantum physics experiments, mainly for use with trapped-ion research. The following chapters discuss the design process: starting from the project specification and selection of components, through the circuit diagram and the printed circuit board, project verification, to the tests of the prototype. The full extent of the project files can be found on the project repository<sup>1</sup>. Schematic drawings, PCB masks, project verification simulations, and CPLD code have been included in the appendices at the end of this thesis.

#### 1.1 Ion traps

The basic information unit used in quantum computation - a qubit - can be implemented as an ion or other charged particle: cooled, confined and isolated<sup>2</sup> inside an ion trap. As an example: one of the most common traps used in experiments is a Paul trap (also known as quadrupole trap), based on a set of two opposing conical electrodes and a ring electrode halfway between the other two. A combination of oscillating and static electric field with right parameters applied to the electrodes forms the desired potential and suspends individual particles in the center of the trap[2].

<sup>&</sup>lt;sup>1</sup> https://github.com/sinara-hw/mirny/

<sup>&</sup>lt;sup>2</sup> Due to low energies involved in the experiments, heat (random kinetic energy), electromagnetic fluctuations or external mechanical forces can corrupt stored information.



Figure 1.1: Quadrupole ion trap

Source: IQOQI Innsbruck, https://quantumoptics.at/images/qsim/iqoqi\_trap.jpg

Information stored in the captured qubits is usually manipulated via laser beams<sup>3</sup>. And thus, an optical control system is needed. Most commonly electro-optic or acousto-optic modulators are used for this task, providing beam control needed for the experiments.

#### **1.2 Purpose and scope of work**

The goal of this thesis was to design, manufacture and test a microwave synthesizer module named *Mirny*, intended for use in trapped-ion experiments in the field of quantum physics. The range of applications includes control of acousto-optic and electro-optic modulators and generation of low-noise microwave frequencies for other equipment.

<sup>&</sup>lt;sup>3</sup> Tuned laser beams (frequency and power-wise) allow for energy manipulation of the particle, as absorption and emission of a photon by an ion is accompanied by momentum transfer[2].

## 2. Design

#### 2.1 Specification

The PLL/VCO-based microwave frequency synthesizer designed over the course of this thesis aims to be a low-cost, easy to use and well-tested piece of equipment, capable of being used in multiple science experiments and with the possibility of future expansion. Based on the possible future applications, as the synthesizer is intended mainly for tasks such as driving AOMs/EOMs<sup>1</sup>, the requirements for the finished device are:

- compatibility with Sinara ecosystem[1][3],
- EEM form factor<sup>2</sup>,
- four independent channels,
- resolution of few kHz or better,
- control over SPI and few TTL signals,
- output bandwidth of approximately 40 MHz to 4 GHz,
- low phase noise,
- internal frequency reference with a precision few parts per milion,
- user mountable filters (both comercially available and discrete),
- optional frequency multipliers (2x, 3x or 4x) allowing higher output bandwidth,
- analog front-end consisting of:
  - filter,
  - amplifier,
  - adjustable attenuator,
  - RF switch.

<sup>&</sup>lt;sup>1</sup> Acousto-optical modulators and electro-optical modulators

<sup>&</sup>lt;sup>2</sup> EEM, 'Eurocard Extension Module' - peripheral extension card standard adopted for Sinara devices. Compatible with

standard 3U 19-inch racks. Card width can be either 4HP or 8HP.

#### 2.2 General concept

The following chapter describes the construction concept of the microwave synthesizer module. The device has been divided into basic functional blocks (as shown in fig. 2.1), and the functionality each segment has been discussed.



Figure 2.1: System block diagram

#### 2.2.1 Clock distribution

This unit consists of an internal frequency reference and a switch, that allows for choosing between the external and internal sources. The switch should incorporate or be followed by a buffer that provides a reference signal of appropriate power to the VCO/PLL unit.

#### 2.2.2 VCO/PLL and AFE

Both of the mentioned design segments form a single analog channel of the module: a frequency synthesizer followed by the desired analog path components. As such, they are the core of the design and meet most of the design specification requirements.

#### 2.2.3 Control Unit

The control unit acts as a communication bridge between the EEM interface and other design segments, such as the synthesizer chips. This also includes the devices connected via I2C, such as the identification EEprom and the thermal sensor.



Figure 2.2: Control Unit diagram

#### 2.3 Component selection

Prior to the development of the circuit board, it was necessary to select all main components together with their respective values. The key components which will determine most of the performance and functionality are the frequency synthesizer and the devices used in the analog path. Thus it is important to pay special care in comparing available solutions and choosing the most suitable ones. The main criteria were the use of devices already proven in previous projects and the minimization of output phase noise. The schematic prints with selected components have been included in appendix A.

#### **Frequency synthesizer**

The core component of this module, which will define most of the functionality and performance is the frequency synthesizer chip. Two families of PLL based synthesizers with integrated voltage tuned oscillators were considered for generating the output signal: ADF435x/ADF535x[4][5] and HMC833[6] from Analog Devices (comparison is presented in table 2.1).

|                                       | ADF5356            | ADF4355            | HMC833LP6GE      |
|---------------------------------------|--------------------|--------------------|------------------|
| output frequency range                | 53,125 - 13600 MHz | 54 - 4400 MHz      | 25 - 6000 MHz    |
| frequency resolution                  | 0,1 mHz            | 0,1 mHz            | 3 Hz             |
| RMS Jitter                            | 97 fs              | 150 fs             | 180 fs           |
| normalized VCO noise 1/f <sup>1</sup> | -115 dBc/Hz        | -116 dBc/Hz        | -110 dBc/Hz      |
| output power range                    | -4 do 5 dBm        | -4 do 5 dBm        | 0 do 9 dBm       |
| output power resolution               | 3 dBm              | 3 dBm              | 3 dBm            |
| required supply voltages              | 3,3 V and 5 V      | 3,3 V and 5 V      | 3,3 V and 5 V    |
| current consumption <sup>2</sup>      | 176,4 mA and 78 mA | 170,8 mA and 78 mA | 57 mA and 193 mA |
| power consumption                     | 0,972 W            | 0,954 W            | 1,153 W          |
| case size                             | $25 mm^2$          | $25 mm^2$          | $36 mm^2$        |
| price per unit <sup>3</sup>           | 277,39 PLN         | 116,68 PLN         | 79,66 PLN        |

Table 2.1: Available synthesizer chips comparison

<sup>1</sup> Includes noise 1/f (flicker) and normalized PLL noise level,

<sup>2</sup> Respectively for 3,3V and 5V supply,

<sup>3</sup> Price for detail order from mouser, as of 17 November 2018.

Better noise performance, wide frequency range and compatibility with other synthesizer chips from Analog Devices, made ADF5356 an easy choice. Product families ADF435x and ADF535x are fully pin-compatible and cover an output frequency range of 54 MHz to 13.6 GHz. This allows for the assembly of multiple versions of Mirny synthesizer if higher output frequencies are not needed and the cost is an issue. At the same time, if the already assembled device does not cover the required frequency range, it could be easily upgraded by changing the synthesizer chips. This also deems external frequency multipliers unnecessary, as the synthesizer chip family covers the specified output bandwidth due to an integrated frequency doubler.

#### **PCB** Substrate selection

The selected synthesizers allow the generation of output frequencies up to 13.6 GHz. Unfortunately, the standard FR4 substrate is characterized by significant losses at higher frequencies, which makes it impractical to use it above 4-6 GHz[7]. Initially, analog front-end was planned in the form of small castellated<sup>3</sup> modules on Rogers substrate, which would be soldered onto the main FR4 PCB. Such a solution would cover a wide frequency range, be much cheaper than manufacturing the entire board on Rogers substrate and would enable the design of custom versions of analog front-end or its subsequent modification.



Figure 2.3: Example of a castellated PCB module

Selected synthesizer chips (eg ADF5356) have two signal outputs: main output connected to a VCO divider and a complementary output connected to a frequency doubler bypassing the VCO divider. Therefore, the divided outputs of each synthesizer can be routed to the front panel connectors, and the FR4 substrate can be used for the entirety of the PCB. Such configuration, however, limits the bandwidth by FR4 performance - up to approximately 4-6 GHz. In order to generate higher frequencies, the multiplied outputs were routed to SMP connectors located near the synthesizer chips, directly on the PCB. Due to the short distance between the connectors and the synthesizer chips, the substrate losses

Source: http://www.saturnpcb.com/pcb\_manufacturing\_services/

<sup>&</sup>lt;sup>3</sup> PCB with metalization on board edge

should not significantly attenuate the signal. To use doubled outputs, an additional module with 4 SMA sockets should be installed next to the Mirny module. Each front panel connector would be internally connected via a short cable<sup>4</sup> directly to the corresponding SMP connector (fig. 2.4a). Such a solution, however, does not offer any functionality of the basic analog path: filtration, amplitude regulation and signal switching, and directly outputs the doubled frequency generated by the VCO. To enable the future design of an optional AFE board, some CPLD control signals and power rails have been routed to a dedicated board to board connector. The predicted current consumption of optional AFE board has been included in the power consumption calculation and the construction of the power supply.



Figure 2.4: High frequency RF output and AFE module

#### Analog front end

As the selected FR4 substrate already limits the output bandwidth, an analog path with a higher bandwidth would not benefit the design. Thus, components that work in a range limited to approximately 4-6 GHz and have already been used in other projects have been selected for the analog front-end implementation<sup>5</sup>.

The first component on the signal path is a TCM2-43X+ balun transformer (TR1), which connects the symmetrical output of the synthesizers to the single-ended path. Its role is also to match the 100  $\Omega$  impedance of the synthesizer output to the 50  $\Omega$  AFE components.

The signal path is then split by a set of jumpers: R47/R49 and R48/C49 (fig. 2.5, fig. 2.6), transmitting the signal either through a *FV1206* MiniCircuits filter or through a discrete-element filter designed by the user (with empty solder pads exposed for its implementation). This allows for usage of either custom designed or commercially available filters, or as it is in the default case: for omitting the filter (fig. 2.6).

The next components are the *HMC542BLP4E* attenuator (adjustable in the range of 0-31.5 dBm with 0.5 dBm steps) and the *ERA-4XSM*+ amplifier with a gain of +13 dBm in the 0-4 GHz band. This combination allows for amplitude regulation in a range, that in most intended cases will not require additional, external attenuators or amplifiers.

<sup>&</sup>lt;sup>4</sup> Patch cord - a short cable assembly fitted with connectors on both ends, also known as a 'pigtail'

<sup>&</sup>lt;sup>5</sup> AFE components were previously used in similar EEM module - Urukul - https://github.com/sinara-hw/ Urukul



(a) Discrete filter - default assembly

(b) FV1206 filter - optional assembly

Figure 2.5: Possible filter configurations



Figure 2.6: Schematic fragment (page 5) - AFE filters

With the maximum output power of the synthesizer chips (5 dBm), power at the amplifier input could cause compression [8] and lead to signal distortion. However, passing the signal through the attenuator first would reduce signal power by the insertion loss of HMC542BLP4E, and would not require additional attenuation before the amplifier.

Amplifier output power with 1 dB compression at the frequency of 1 GHz:

$$P_{1dB} = 15 \ dBm$$

Thus, the maximal amplifier input power without signal compression:

$$P_{in\_1dB} = P_{1dB} + 1 \, dB - G(1 \, GHz)$$
$$P_{in\_1dB} = 15 \, dBm + 1 \, dB - 13 \, dB$$
$$P_{in\_1dB} = 3 \, dBm$$

Maximal synthesizer output power:

 $P_{IC9max} = 5 \ dBm$ 

Maximal power at the amplifier input:

$$P_{in\_IC2} = P_{IC9max} - P_{IL\_TR1} - P_{IL\_FL1} - P_{IL\_IC3} - P_{IL\_IC2}$$
$$P_{in\_IC2} = 5 \, dBm - 0, 5 \, dB - 0, 5 \, dB - 1, 5 \, dB = 2, 5 \, dBm$$

Where  $P_{IL\_TR1}$ ,  $P_{IL\_FL1}$ ,  $P_{IL\_IC3}$ ,  $P_{IL\_IC2}$  are the insertion losses of the components (balun, filter, attenuator and the amplifier). Which proves that such configuration does not require additional attenuation, as  $P_{in\_IC2} < P_{in\_1dB}$ .

The last component is the SPDT<sup>6</sup> switch - *HMC349ALP4CE*. Direct control via the EEM connector and equalizing trace lengths on the PCB, which ensures equal propagation time, allows benefiting from high timing resolution of the EEM interface. This functionality may be required in some of the intended use-cases, such as driving electro-optical modulators where precisely controlled RF bursts are needed.

Selected components limit output bandwidth of base board to 53-4000 MHz. Additionally, the frequency range of outputs for additional AFE is: 6.8-13.6 GHz with ADF5355/ADF5356 chips and 54-6800 MHz with ADF4355/ADF4356 chips. This means, that with the ADF5355/ADF5356 configuration, there is a 4-6.8 GHz gap in the output bandwidth: base board works in the 54-4000 MHz range, and the optional outputs cover 6.8-13.6 GHz. Thus, the generation of frequencies in the 4-6.8 GHz range requires either: using ADF4355/ADF4356 synthesizer chips which would limit frequency range to 6.8 GHz, implementing a frequency divider on the optional AFE or redesigning the front-end, so that its components would cover frequencies up to 6.8 GHz (which would be pushing the capabilities of FR4 substrate).

 $<sup>^{6}</sup>$  'Single pole, double throw' - bistable switch with one input and two possible outputs.

#### **Optional analog front-end**

Generation of frequencies highier than 4 GHz (due to limits mentioned earlier) without losing the functionality of base analog path, requires an optional analog front-end PCB. Design of such board is not covered by the scope of this work, but it should be considered during component layout and power supply design.



Figure 2.7: Maximal frequency of operation vs connector type

Source: https://www.amphenolrf.com/frequency-range-chart/

Control signals and supply voltages are supplied via a single IDC connector. The optional AFE board should be designed in the form of an adjacent EEM card connected to the base board using an IDC cable, or by using a standard 2.54 mm header soldered instead of one of the IDC connectors. To reduce confusion and to protect the device against a connection of the incorrect IDC cable, eg against connection of the 30-pin EEM connector (J1) cable, a connector with a fewer number of leads was chosen.

Depending on the synthesizer chip used, the frequency of the complementary output could range up to 13.6 GHz. As such, the performance of the MMCX connectors preferred for this use would not be sufficient, so to ensure adequate frequency range the SMP connectors have been chosen. Small size and availability of various SMP-SMA and SMP-SMP cable assemblies allow for easy connection of either directly to the front panel or to the adjacent optional AFE board.

| Component          | Description                          | Required supply voltages <sup>1</sup> |
|--------------------|--------------------------------------|---------------------------------------|
| EHC-24L+           | amplifier, +13 dBm, DC-20 GHz        | +5 V/ 19,1 mA                         |
| ADRF5720           | attenuator, 0-31.5 dBm, 9 kHz-40 GHz | +3.3 V/ 117 μA, -3,3 V/ 117 μA        |
| MASW-008322-TR1000 | switch, SPDT, DC-20 GHz              | -5 V/ 100 μA                          |

Table 2.2: Example components for optional AFE

<sup>1</sup> Additionally, control circuits would be supplied by +3.3 V rail

In order to determine the required supply voltages, current consumption and the required number of control signals, an exemplary set of analog path elements was selected. Based on the component selection listed in table 2.2, supply rails: +5.5 V, +3.3 V and +12 V (for an inverting converter) would be enough for proper operation. One could suspect, however, that it would be desirable to include more powerful amplifiers on the optional AFE board. As such, +7.5V rail was also routed to the connector. The coverage of multiple, evenly spaced voltages should reduce the number of switching converters to the inverting converter, which will significantly minimize generated noise and cost.

To provide control and communication with the additional board, 8 CPLD IO<sup>7</sup> lines were assigned: 4 lines dedicated for SPI communication (SCK, MISO, MOSI, CSN) and 4 for output switches control. To keep consistency with the base synthesizer, the IO lines between the CPLD (IC10) and AFE connector (J10) have been length-matched. Additionally, the I2C bus routed to the connector for identification of the future AFE card or the measurement of its temperature.

<sup>&</sup>lt;sup>7</sup> 'input-output'

#### **Front panel**

One of the design specification requirements was a format of a rack-mounted EEM card. Due to relatively small power consumption and low profile elements used in the design, a 3U4HP<sup>8</sup> front panel size has been chosen.

The next step was the selection and placement of front panel components so that they are optimally distributed and that access to none of the connectors is restricted. After a review of the available SMA connectors in terms of their size and maximum operating frequency, the *RF249BT0050GHDW* connector from *Adam Tech* was selected. The frequency range of up to 6 GHz will be sufficient for the base version of the synthesizer.



(a) Insulating washer - Keystone 7687

(b) SMA connector - RF249BT0050GHDW from Adam Tech

Figure 2.8: Front panel elements

Source (a): https://www.digikey.com/product-detail/en/keystone-electronics/7687/36-7687-ND/316787 Source (b): https://www.tme.eu/pl/Document/021bdd302fcfa7798d688ae3e277131c/RF2-49B-T-00-50-G-HDW.pdf

Usually, the SMA connector shield is connected directly to the system's ground. In such a case, when using multiple interconnected devices, cable shields can form closed loops through the power supply ground. Any strong magnetic fields (usually 50/60 Hz hum) can induce a noise voltage into the loop formed by the signal conductors and the power supplies[12][13]. To break these low-frequency noise loops, SMA connector grounds can be isolated by removing the 0  $\Omega$  resistors connecting them to the system ground (marked on the PCB with a letter 'G'). In this case, a 100  $k\Omega$  resistor in parallel with a 10 nF capacitor creates the return path to the system ground for the high-frequency signal. The 100  $k\Omega$ , so-called bleeding resistor removes ESD charges that could damage fragile RF circuits. In addition, the connectors must be isolated from the grounded front panel - for this reason, the device is fitted with *Keystone 7687* insulating washers.

When arranging the front panel elements, it was important to account for the size of SMA washers. The distance between the connectors must be greater than 11.1 mm (diameter of a single washer).

<sup>&</sup>lt;sup>8</sup> One of standard Eurorack sizes - front panel dimensions are 20x128.4 mm



Figure 2.9: Front panel assembly render



Figure 2.10: Front panel design

Additionally, if the connectors are placed too close then even with a separation of individual washers the LED indicators can be obstructed.

The front panel holes and silkscreen prints were laid out in the Altium Designer together with 3D models of cable assemblies, to confirm that access to the elements would not be obstructed by other front panel components (fig. 2.10). To take advantage of all the space available on the faceplate, SMA sockets and LEDs were equally spaced 8.38 mm apart.



Figure 2.11: 3U4HP Front panel dimensions

Source (a): based on https://www.mouser.com/ds/2/424/-1109439.pdf Source (b): based on https://docs-emea.rs-online.com/webdocs/14aa/0900766b814aabad.pdf

#### **Phase Locked Loop**

The project is based on four PLL-based microwave synthesizer chips, which can be used for the generation of independent output frequencies. In the ADF5356, the frequency reference signal is first passed through the adjustable input dividers and doubler:

$$f_{PFD} = REF_{IN} \cdot \frac{1+D}{R \cdot (1+T)}$$

Where:

 $REF_{IN}$  is the reference frequency,

D is the reference doubler bit,

R is the reference division factor,

T is the divide by 2 bit.

And then compared with divided VCO output in the phase detector:

$$RF_{OUT} = N \cdot f_{PFD}$$
$$RF_{OUT} = (INT + \frac{FRAC1 + \frac{FRAC2}{MOD2}}{MOD1}) \cdot f_{PFD}$$

Where:

 $RF_{OUT}$  is the VCO frequency,

 ${\cal N}$  is the frequency divider coefficient,

INT is the integer division factor,

FRAC1 is the fractionality,

FRAC2 is the auxiliary fractionality,

MOD1 is the fixed 24-bit modulus,

MOD2 is the auxiliary modulus.

A phase difference between the output and the reference creates an error signal, which is then passed through the low pass filter and used to control the voltage controlled oscillator - locking the output frequency.



Figure 2.12: Phase locked loop in ADF5356 synthesizer

Phase noise is an important parameter when designing a PLL loop, as it has a significant impact on the noise of the entire system. The noise coming from the generator and the oscillator is passed through the dividers to the phase detector, from where it's passed through the low-pass filter of the feedback loop. As a result, those noise sources will be limited by the bandwidth of the filter and will appear on the tuning voltage at the generator. It is possible to limit the noise band by reducing the bandwidth of the loop filter. The disadvantage of this solution is an increase in the time needed to reach a stable state and the generation of the set frequency. This, however, is not the desired functionality in this project. The frequency division factor N also has a significant influence on the noise level. The synthesizer works on the principle of multiplication of the reference frequency, and thus reference noise is also multiplied (by  $20 \cdot log N$ ). In order to minimize this noise, the multiplication factor N should be kept as low as possible. This can be achieved by selecting a higher reference frequency and a higher frequency[14] of the phase detector. The maximum operating frequency of the phase detector in the *ADF5356* synthesizer is 125 MHz. To reduce noise and simplify calculations of the divider value required for the generation of a set output frequency, a 100 MHz reference was selected.

The layout of components and their values were obtained using ADIsimPLL - a dedicated program supplied by Analog Devices (Fig. 2.12a). The design focused on the minimization of the phase noise and reusing elements already present in the system (eg R14, R17, R18). A reference frequency of 100 MHz, a filter bandwidth of 50 kHz and a phase margin of 45 deg were used in the calculation. The output frequency resolution achieved for each tuning range is presented in table 2.3.

| Start frequency | Stop frequency | Resolution            |
|-----------------|----------------|-----------------------|
| 54,0 MHz        | 106,25 MHz     | 93,132 μHz            |
| 106,25 MHz      | 212,5 MHz      | 186,26 $\mu {\rm Hz}$ |
| 212,5 MHz       | 425 MHz        | 372,53 $\mu$ Hz       |
| 425 MHz         | 850 MHz        | 745,06 $\mu \rm{Hz}$  |
| 850 MHz         | 1,70 GHz       | 1,4901 mHz            |
| 1,7 GHz         | 3,4 GHz        | 2,9802 mHz            |
| 3,4 GHz         | 4,4 GHz        | 5,9605 mHz            |
|                 |                |                       |

Table 2.3: Frequency resolution for ADF5356

Based on ADIsimPLL.

#### **Internal frequency reference**

The design requires a reference with high stability and low phase noise which would not degrade the PLL performance. The main source is an internal oscillator - 'CCHD-950-25-100.000' with a frequency of 100MHz and precision of 2.5 ppm<sup>9</sup>. Two additional reference inputs are given as an SMA connector placed on the front panel and an MMCX connector located directly on the PCB. Selection between both inputs and the internal oscillator is enabled by two cascaded 2:1 multiplexers -Si53312-B-GM (IC13) and Si53340-B-GM (IC17). Table 2.4 illustrates the control signal state necessary for the selection of each input source.

The Si53312 multiplexer has a built-in frequency divider with possible values of 1/2/4 selected with a tri-state control signal. Thus, the frequency range of additional reference inputs (limited by the capabilities of IC13) is:

 $f_{inIC9} = 10 \ MHz...600 \ MHz$ k = 1, 2, 4 $f_{inIC9} = f_{weIC13}/k$  $f_{inIC13} = 10...725 \ MHz$ 

where:

 $f_{inIC9}$  is the input frequency range of synthesizer chips,

 $f_{inIC13}$  is the input frequency range of Si53312,

k are the possible frequency divider values of *Si53312*.

| IN_SEL0 | IN_SEL1 | Source              |
|---------|---------|---------------------|
| 0       | 0       | internal oscillator |
| 0       | 1       | MMCX connector (J7) |
| 1       | 0       | SMA connector (J2)  |
| 1       | 1       | SMA connector (J2)  |

Table 2.4: Reference source multiplexer - truth table

<sup>&</sup>lt;sup>9</sup> 'parts per million' - the precision of 1 ppm is equal to 0.0001%

#### **Communication Interface**

The main control unit of the module, responsible for virtually all other components, is the Xilinx XR2C128-6TQG144C CPLD<sup>10</sup>. The only exception is the power block and temperature sensor, managed via I2C directly by the EEM Carrier (e.g. Kasli[15]). Communication with the carrier is performed over the EEM connector - through the aforementioned I2C bus used for identification and fault detection and through 8 LVDS<sup>11</sup> lines. The first four lines are dedicated to the SPI bus, and the other four are dedicated for control of the output switches. Since the synthesizers use an interface very similar to the SPI, this greatly simplifies the operations performed by the CPLD.

| Function | Comment             | Pin number                      | Pin designation (SPI) |
|----------|---------------------|---------------------------------|-----------------------|
| GND      |                     | 1, 4, 7, 10, 13, 16, 19, 22, 25 |                       |
| +12 V    | max 2 A             | 28, 29                          |                       |
| +3,3 V   | max 20 mA           | 30                              |                       |
| I2C      | 3,3 V LVCMOS        | 26 (SDA), 27 (SCL)              |                       |
| LVDS 1   | bi-directional LVDS | 2 (P), 3(N)                     | SCLK, clock-capable   |
| LVDS 2   | bi-directional LVDS | 5 (P), 6(N)                     | MOSI                  |
| LVDS 3   | bi-directional LVDS | 8 (P), 9(N)                     | MISO                  |
| LVDS 4   | bi-directional LVDS | 11 (P), 12(N)                   | CS0                   |
| LVDS 5   | bi-directional LVDS | 14 (P), 15(N)                   | CS1                   |
| LVDS 6   | bi-directional LVDS | 17 (P), 18(N)                   |                       |
| LVDS 7   | bi-directional LVDS | 20 (P), 21(N)                   |                       |
| LVDS 8   | bi-directional LVDS | 23 (P), 24(N)                   |                       |

Table 2.5: EEM connector pin assignment

To provide logic compatibility between single-ended 3.3 V CMOS signals from the CPLD and LVDS signals from the EEM connector, two four-channel bi-directional buffers (IC1, IC6) were used. Data direction for each of the 8 control lines is determined by designated control signals from the CPLD.

Both the LVDS-CMOS buffers and the CPLD (IC10) have already been used in *Urukul 9910/9912 module*, and due to the similarity between the EEM cards, it was decided to reuse them. Though alternative solutions are available, the CPLD is a simple one which additionally provides the possibility of introducing minor post-production corrections and provides ease of future expansion or modification of the project's functionality.

<sup>&</sup>lt;sup>10</sup> Complex Programmable Logic Device

<sup>&</sup>lt;sup>11</sup> Low Voltage Differential Signal

#### **Power supply**

Not all voltage levels required for operation are supplied via the EEM connector (J1). Upon power-up, only the EEPROM with EUI-48 node identity (IC8) and thermal watch-dog (IC12) are directly supplied with low current 3,3 V rail. This ensures protection from thermal faults and identification of connected EEM card. All other necessary voltages: 3.3 V, 5.0 V, 5.5 V, 7.0 V, 7.5 V, 12 V, are created from 12 V supply rail provided by the EEM connector. Despite 3.3 V voltage being present at the EEM connector, its current capability would not be enough for the estimated consumption (as shown in table 2.5 and 2.6), thus a separate 3.3 V supply voltage is created from the 12 V rail.

| Voltage level  | 3.3 V  | 3.3 V (A <sup>1</sup> ) | 5 V (A <sup>1</sup> ) | 5.5 V  | $7 \mathrm{V} (\mathrm{A}^{l})$ | 7.5 V  | 12 V   |
|----------------|--------|-------------------------|-----------------------|--------|---------------------------------|--------|--------|
| LVDS interface | 378 mA | -                       | -                     | -      | -                               | -      | -      |
| CPLD           | 100 mA | -                       | -                     | -      | -                               | -      | -      |
| ADF5356        | -      | 4·176.4 mA              | 4.78 mA               | -      | -                               | -      | -      |
| Si53340        | -      | 140 mA                  | -                     | -      | -                               | -      | -      |
| Si53312        | -      | 240 mA                  | -                     | -      | -                               | -      | -      |
| TCXO           | -      | 6 mA                    | -                     | -      | -                               | -      | -      |
| HMC542BLP4E    | -      | -                       | 4·2.9 mA              | -      | -                               | -      | -      |
| HMC349LP4C     | -      | -                       | 4·3.5 mA              | -      | -                               | -      | -      |
| ERA-4XSM+      | -      | -                       | -                     | -      | 4·85 mA                         | -      | -      |
| Optional AFE   | 400 mA | -                       | -                     | 160 mA | -                               | 400 mA | 600 mA |
| Total          | 478 mA | 1091.6 mA               | 337.6 mA              | -      | 340 mA                          | -      | -      |
| Total with AFE | 878 mA | 1091.6 mA               | 337.6 mA              | 160 mA | 340 mA                          | 400 mA | 600 mA |

Table 2.6: Maximum current drawn by individual components

<sup>1</sup> Indicates a filtered rail for noise sensitive devices.

The power supply is built around three step-down converters which reduce the 12 V input supply to values close to target voltages: 3.6 V, 5.5 V and 7.5 V. Voltages are then passed through a set of low-dropout regulators, which create the required supply rails. Such design offers benefits of both switching converter is a dual buck LTM4622AEV (IC15), which creates 3.6 V and 7.5 V rails. Both outputs are enabled by thermal watchdog LM75 (IC12), ensuring proper operation and fault protection. The fault detection signal and its negation are additionally routed to a red and green LED on the front panel to indicate the power supply state directly to the user. Outputs then pass through TPS74901RGWT and LT1763CS8 LDO regulators, which create 3.3 V and 7.0 V supply rails. Remaining supply rails: 5.0 V and 5.5 V are created by second buck converter - TPS62175DQC (IC22) - followed by the LT1763CS8 LDO (IC20).

Frequency synthesizer chips, internal oscillator, and frequency reference multiplexers are powered with the 3.3 V supply, which is also required by the CPLD and LVDS buffers. To minimize noise coupled through the voltage rail, two 3.3 V LDO regulators were used to separate supply for sensitive components. Other AFE components do not share their power supply with the digital section, so no additional regulators were required.

The main 12 V supply provided via the EEM connector is limited to 2 A - higher current consumption would require the use of two or more EEM connectors. Since no additional control signals are required, and the synthesizer occupies a single rack slot (front panel width of 4HP), using additional EEM connectors would be wasteful. Maximum current consumption was estimated based on the power load of individual components summarized in table 2.6. The values were then used to calculate power losses of main power supply components (shown in table 2.7 and 2.8) - results have later also been used for the simulation of current density and voltage drop on PCB traces and for the thermal simulation.

| Voltage rail               | 3.3 V    | 3.3 V (A) | 5 V (A)  | 7 V (A)  |
|----------------------------|----------|-----------|----------|----------|
| Load power                 | 1577 mW  | 3602 mW   | 1688 mW  | 2380 mW  |
| Load power with AFE        | 2897 mW  | 3602 mW   | 1688 mW  | 2380 mW  |
| Power loss                 | 143.4 mW | 327.5 mW  | 168.8 mW | 170.0 mW |
| Power loss with AFE        | 263.4 mW | 327.5 mW  | 168.8 mW | 170.0 mW |
| Total consumption          | 1721 mW  | 3930 mW   | 1857 mW  | 2550 mW  |
| Total consumption with AFE | 3161 mW  | 3930 mW   | 1857 mW  | 2550 mW  |
|                            | <i>/</i> |           |          | _        |

Table 2.7: LDO regulator power load

 $P_{load} = V_{out} \cdot I_{out}, \qquad P_{loss} = (V_{in} - V_{out}) \cdot I_{out}, \qquad P_{total} = P_{load} + P_{loss}.$ 

| Table 2.8: | Switching | converter | power load |
|------------|-----------|-----------|------------|
|            |           |           |            |

| Voltage rail               | 3.6 V    | 5.5 V    | 7.5 V    |
|----------------------------|----------|----------|----------|
| Load power                 | 5651 mW  | 1857 mW  | 2550 mW  |
| Load power with AFE        | 7091 mW  | 2737 mW  | 5550 mW  |
| Power loss                 | 627.8 mW | 97.73 mW | 283.3 mW |
| Power loss with AFE        | 787.8 mW | 144.0 mW | 616.7 mW |
| Total consumption          | 6278 mW  | 1955 mW  | 2833 mW  |
| Total consumption with AFE | 7878 mW  | 2881 mW  | 6167 mW  |
|                            |          |          |          |

 $P_{load} = V_{out} \cdot I_{out}, \qquad P_{loss} = (\frac{1}{\eta} - 1) \cdot P_{load}, \qquad P_{total} = P_{load} + P_{loss}.$ 

Hence the total power consumption of the synthesizer module is: 18.27 W (24.13 W with AFE), which equals 1.522 A (2.01 A with AFE), and one EEM connector is sufficient for the synthesizer module.

Based on results listed above, output current values of linear voltage regulators and switching converters were checked against their absolute maximum values (as listed in documentation provided by the manufacturers). Excessive current could activate internal overcurrent protection, shorten the life of the components or lead to an unpredictable behavior.

| Component                              | Voltage rail | Maximum current | limiting value |
|----------------------------------------|--------------|-----------------|----------------|
| IC7 TPS74901RGWT (LDO)                 | 3.3 V        | 0.878 A         | 3 A            |
| IC11 TPS74901RGWT (LDO)                | 3.3 V (A)    | 1.092 A         | 3 A            |
| IC20 LT1763CS8 (LDO)                   | 5 V (A)      | 0.338 A         | 0.5 A          |
| IC21 LT1763CS8 (LDO)                   | 7 V (A)      | 0.340 A         | 0.5 A          |
| IC15 LTM4622AEV (Switching converter)  | 3.6 V        | 1.970 A         | 2 A            |
| IC22 TPS62175DQC (Switching converter) | 5.5 V        | 0.498 A         | 0.5 A          |
| IC15 LTM4622AEV (Switching converter)  | 7.5 V        | 0.740 A         | 2 A            |

Table 2.9: Maximum voltage regulator current vs limiting value

Calculations assume the optional AFE is installed.

For ease of measurement and verification of the power supply, test points and LED indicators have been placed at each voltage rail. Uneven brightness or flickering of one of the LEDs would suggest incorrect voltage on one of the supply rails - current limiting resistors were chosen for LED currents of approximately 1 mA. To minimize the number of BOM lines in the project, resistor values already used in other parts of the design were chosen.

#### 2.4 PCB Design

Mirny has been designed on a 1.6 mm thick, 4 layer PCB, with dimensions as specified by the EEM standard[15]: 100 mm x 160 mm. Layer stack parameters - dielectric constant, pre-preg<sup>12</sup> and core thickness - were chosen so that traces with controlled impedance could be easily created: with a standard impedance of 50  $\Omega$  for single-ended signals and 100  $\Omega$  for differential signals. To create unbroken signal return paths (with most traces placed on the first and third layer), the second layer was used as a ground plane. The distribution of supply rails, due to the number of different voltages and their spread across the board, would be very troublesome on a single, dedicated power plane layer. Thus, the power supply traces and polygon pours were divided across all 3 signal layers.

| Layer | Name           | Material      | Thickness | Constant | Board Layer Stack                      |
|-------|----------------|---------------|-----------|----------|----------------------------------------|
| 1     | Top Overlay    |               |           |          | V///////////////////////////////////// |
| 2     | Top Solder     | Solder Resist | 0,034mm   | 3,5      | V///////////////////////////////////// |
| 3     | L1             | Copper        | 0,035mm   |          | V///////////////////////////////////// |
| 4     | Dielectric1    | FR4           | 0,180mm   | 3,66     | V///////////////////////////////////// |
| 5     | P2             | Copper        | 0,035mm   |          | V///////////////////////////////////// |
| 6     | Dielectric 2   | FR4           | 0,710mm   | 4,2      | V///////////////////////////////////// |
| 7     | L3             | Copper        | 0,035mm   |          | V///////////////////////////////////// |
| 8     | Dielectric 3   | FR4           | 0,450mm   | 4,2      | V///////////////////////////////////// |
| 9     | L4             | Copper        | 0,035mm   |          | V///////////////////////////////////// |
| 10    | Bottom Solder  | Solder Resist | 0,034mm   | 3,5      | V///////////////////////////////////// |
| 11    | Bottom Overlay |               |           |          | V///////////////////////////////////// |

Figure 2.13: PCB stackup

The *Sinara* project assumes future use of a backplane connection board inside the enclosure - EEM modules and EEM carrier would be connected via common backplane PCB instead of IDC cables. Once it's implemented, all new modules will be equipped with a cPCI S.0. connector dedicated for the BP. To provide backward compatibility with existing modules, a low-cost EEM to cPCI adapter board was designed[16]. Therefore, the EEM connector and mounting holes need to be placed in the correct orientation and position near the board edge to account for the adapter. Since the conversion board is designed for modules with either 1 or 2 connectors, the PCB area specified for the second EEM connector cannot be populated by tall components (marked with white rectangle on PCB silkscreen layer).

Components were positioned so that standard-sized EMI<sup>13</sup> gaskets could be placed around the most crucial PCB sections (fig. 2.14a). Due to the high density of modules inside the enclosure, the high-frequency circuits could be a potential source/receiver of interference for neighboring modules. Dedicated shielding gaskets placed over synthesizers and analog paths are an easy solution to this problem. For ease of assembly and disassembly, dedicated Harwin mounting clips were used (fig. 2.14b). By default, both shields and clips are not mounted.

<sup>&</sup>lt;sup>12</sup> 'Pre-impregnated' composite intermediate layer used to separate additional copper layers from core laminate

<sup>&</sup>lt;sup>13</sup> Electro-Magnetic Interference



Figure 2.14: EMI shielding of the PCB RF sections

The EEM connector interface offers a high timing resolution. For the RF switches to still benefit from it, the propagation time of control signals on the module itself has to be equal across all channels. To even the propagation time, signal trace lengths: from the EEM connector LVDS[4..7] pins, via the LVDS buffer and the CPLD, to the RF switches, had to be matched (with a precision of 2.54 mm or 13.8 ps[17]). Additionally, the CPLD internal propagation time from EEM0[4..7] input to RFSW\_CTRL[0..3] output has to be controlled as well. Since the optional AFE can be equipped with its own RF switches or other devices that would benefit from high timing resolution, signals between the CPLD and AFE connector have also been length-matched.



Figure 2.15: Length-matched traces

During PCB production, the weight difference of copper on a solid ground plane and signal layers could lead to bowing or twisting of the substrate or to uneven plating of vias and through-hole pads[18]. To reduce that risk, layer weight has been balanced - empty areas of signal layers were filled with copper.



Figure 2.16: 3D model of designed PCB - top side



Figure 2.17: 3D model of designed PCB - bottom side

#### 2.5 Project verification

The simulations concerned the most important parts of the design, in which errors were most likely to occur. Analysis regarded current density and voltage drops over the power supply connections and thermal performance of the module under full load. To carry out the PowerScope simulation with HyperLynx, the Altium PCB design file was exported to a compatible format. The full extent of simulation data is included in Appendix D.

Measurements for each supply rail aimed to determine the value and location of the highest voltage drops, which could cause improper operation. Excessive current density causes large drops on the resistance of the copper layers, which in turn leads to excessive heating of the substrate. Sufficiently large density may cause copper traces to burn, which would reduce the service life of the device. Thus the trace widths, copper pours and the number of vias<sup>14</sup> have been corrected so that for all voltage supply connections, current density does not exceed  $50 \frac{A}{mm^2}$ . After the necessary design corrections, the highest current density of 46, 97  $\frac{A}{mm^2}$  (30, 4  $\frac{mA}{mil^2}$ ) occurs on P5V5A rail. Supply voltage drops are within the range required for the correct operation of all components and do not exceed 38, 4 mV.



<sup>&</sup>lt;sup>14</sup> 'Vertical Interconnect Access' - an electrical connection between PCB layers

The frequency synthesizer module is intended to be used either stand-alone in an enclosure or with other devices mounted in a standard 19" rack[15]. Thermal analysis allows estimating air circulation necessary for proper operation. The simulation assumed the worst possible environment conditions: a closed chassis with other devices. With an airflow of 130  $\frac{cm}{s}$  (fig. 2.19a) and ambient temperature of 22°C, the hottest element on the board is the IC27 multiplexer reaching 47,2°C. Thermal watchdog LM75 will turn the entire module off upon reaching 80°C, which would occur at airspeed of roughly 25  $\frac{cm}{s}$  (fig. 2.19b).



(a) airflow of 130 cm/s

(b) airflow of 25 cm/s

Figure 2.19: Thermal simulation in enclosed environment

## 3. Tests

During the prototype tests, the Mirny module was controlled with a modified EVAL-ADF4351 development board. The on-board ADF4351 chip was disconnected by removing series 0  $\Omega$  resistors on the SPI interface[19] so that the controller could be used to interface the module with a computer. Control software for EVAL-ADF4351 board does not support ADF5356 synthesizer, however, the development boards for the entire family of chips use the same controller circuitry. Since the original ADF4351 synthesizer chip was effectively replaced with ADF5356 synthesizer chips used on Mirny, software for EVAL-ADF5356 boards could be used to control the device. To convert TTL signals from the evaluation board controller to LVDS signals used by EEM modules, 3U\_Tester\_TTL logic level translator board was used[20]. The test set-up is illustrated in fig. 3.1.

The CPLD was configured to pass signals from EEM connector directly to ADF5356 chips, with a connection of each channel determined by the SW1 switch position. This allowed for setting individual or multiple chips at once. Full Verilog code used during testing is included in appendix E.



Figure 3.1: Test setup

After powering up and confirming the presence of all power rails, the synthesizer was connected to the RSA5100A spectrum analyzer. The SMA cable nuts were tightened with a fixed-torque wrench. Then, using the evaluation software and spectrum analyzer, each of the four channels was set to a few random frequencies and confirmed to lock at a correct value.

The CLK\_DIV signal driving input reference divider in the Si53312 multiplexer (IC13) is driven by a tri-state CPLD output buffer. Depending on the value, the divider can be set to either[21]:

- divide by 1 (high-Z output),
- divide by 2 (logic 0 output),
- divide by 4 (logic 1 output).

For the best performance of the PLL, the input reference frequency was set to 100 MHz:

- multiplexer divider set to 1 (CLK\_DIV set to high-Z),
- ADF5356 divider disabled,
- ADF5356 doubler disabled.

After power-up, the CLK\_DIV net floats to 2, 8 V instead of 1, 75 V, causing the multiplexer to divide reference by 4. Probing the CPLD side of the R89 resistor or connecting any additional capacitance to the net fixes the problem, and CLK\_DIV is driven correctly until power-down. This is most likely caused by initial leakage in the CPLD output buffer, which overpowers internal bias resistors in Si53312 multiplexer. To prevent this from happening, the CPLD code should include a power-up routine of cycling through possible values of CLK\_DIV net, which would force the signal to correctly bias the multiplexer. For the duration of the tests, CPLD code was modified to set division by 2 in the frequency reference multiplexer (logic 0 on CLK\_DIV). To create the PFD frequency of 100 MHz required by the PLL design, the ADF5356 reference doubler was enabled.



Figure 3.2: Evaluation board control software[22]

Output phase noise measurement was conducted at frequencies of 125 MHz, 500 MHz, 1 GHz, 2 GHz, and 3.5 GHz. Initial results showed a large noise response spike at 29.4 kHz. An oscilloscope was used to measure noise on supply rails, as switching converters used in the design could be a likely cause. This showed, that a ground loop consisting of the power supply, Mirny module, and the spectrum analyzer picked up and injected this noise frequency into the voltage supply. To break the loop path, a common mode choke was inserted between the power supply and the module. Additionally, to prevent switching regulators from oscillating, a 100  $\mu$ F capacitor was connected to the output of the CM choke. This reduced the peak magnitude and lowered its frequency, slightly reduced overall noise floor and widened the slope of the carrier frequency (fig. 3.3).



Noise response legend: red - before installation of CM choke; blue - after installation of CM choke

Figure 3.3: Phase noise at 1 GHz output

The shape of the phase noise response coincides with the response characteristic of PLL synthesizers: with a pronounced step caused by the phase detector and charge pump, peaking at a bandwidth of the loop filter. The magnitude of in-band and wideband noise changes with output divider setting, with lower noise at higher divider value (lower output frequency), as stated in the ADF5356 datasheet. Overall performance, however, is worse than expected - due to the higher noise floor and visible 14.5 kHz spur.



Noise response legend: 125 MHz - blue; 500 MHz - red; 1 GHz - green; 2 GHz - yellow; 3.5 GHz - teal

Figure 3.4: Phase noise measurement

Table 3.1: Phase noise performance

| Carrier offset | 1 kHz       | 10 kHz      | 100 kHz     | 1 MHz       | 10 MHz      |
|----------------|-------------|-------------|-------------|-------------|-------------|
| 125 MHz output | -114 dBc/Hz | -116 dBc/Hz | -115 dBc/Hz | -132 dBc/Hz | -133 dBc/Hz |
| 500 MHz output | -107 dBc/Hz | -129 dBc/Hz | -111 dBc/Hz | -130 dBc/Hz | -132 dBc/Hz |
| 1 GHz output   | -102 dBc/Hz | -106 dBc/Hz | -107 dBc/Hz | -125 dBc/Hz | -125 dBc/Hz |
| 2 GHz output   | -102 dBc/Hz | -98 dBc/Hz  | -104 dBc/Hz | -123 dBc/Hz | -124 dBc/Hz |
| 3,5 GHz output | -96 dBc/Hz  | -101 dBc/Hz | -103 dBc/Hz | -127 dBc/Hz | -128 dBc/Hz |
### 4. Summary

Tests of the Mirny synthesizer prototype confirm that it works as intended - fulfilling all of the design requirements - and is suitable for use in the experiments. Solutions used in the design offer high elasticity of desired performance and a path for future expansion, allowing for usage in fields other than initially intended, if frequency generation is required.

Control of synthesizer EEM now has to be integrated into the ARTIQ software, so that Mirny can be used with other devices in the Sinara ecosystem. The instrument should also be tested in a controlled environment, to determine and eliminate the source of 14.5 kHz spur visible in the phase noise and to possibly lower the phase noise floor.



Figure 4.1: Assembled device

#### **Bibliography**

- [1] Sinara project page, https://sinara-hw.github.io, 17 November 2018
- [2] "Introduction to Ion Trap Quantum Computing", University of Oxford, departament of physics, https: //www2.physics.ox.ac.uk/research/ion-trap-quantum-computing-group/ intro-to-ion-trap-qc, 8 czerwca 2019
- [3] Sinara repository, https://github.com/sinara-hw/, 17 November 2018
- [4] ADF435x synthesizer family

https://pl.mouser.com/new/Analog-Devices/adi-adf4355/,17 November 2018

[5] ADF535x synthesizer family

https://pl.mouser.com/new/Analog-Devices/adi-adf535x-pll-synthesizers/, 17 November 2018

[6] HMC833LP6GE datasheet

https://www.analog.com/media/en/technical-documentation/data-sheets/ hmc833.pdf, 17 November 2018

- [7] Dr. Edward Sayre, Mr. Michael Baxter, Dr. Jinhua Chen "Limits of FR-4 in High-Speed Designs" NESA http://www.ieee802.org/3/10G\_study/public/jan00/sayre\_1\_0100.pdf, 24 December 2018
- [8] ERA-4XSM+ Datasheet

https://ww2.minicircuits.com/pdfs/ERA-4XSM+.pdf, 17 November 2018

[9] EHC-24L+ Datasheet

https://ww2.minicircuits.com/pdfs/EHC-24L+.pdf, 24 grudnia 2018

[10] ADRF5720 Datasheet

https://www.analog.com/media/en/technical-documentation/data-sheets/ adrf5720.pdf, 24 December 2018

[11] MASW-008322 Datasheet

http://cdn.macom.com/datasheets/MASW-008322.pdf, 24 grudnia 2018

- [12] Robinson, Larry "About Ground Loops" http://midimagic.sgc-hosting.com/, 24 December 2018
- [13] G Vijayaraghavan, Mark Brown, Malcolm Barnes "Electrical noise and mitigation Part 2: Ground loops, noise transmission and shielding", część 8.8.3 "Magnetic or inductive coupling" Magazyn EDN, 2014
- [14] "Phase Noise in PLL Frequency Synthesizers", Electronics-Notes, https://www.electronics-notes.com/articles/radio/frequency-synthesizer/ pll-indirect-synthesizer-phase-noise.php, 24 December 2018

[15] EEM peripheral standard description,

https://github.com/sinara-hw/meta/wiki/EEM, 30 March 2019

[16] Compact PCI backplane adapter for EEM modules,

https://github.com/sinara-hw/CompactPCISerial\_EEM\_Adapter/wiki, 30 March 2019

[17] "Microstrip and Stripline Design", Analog Devices,

https://www.analog.com/media/en/training-seminars/tutorials/MT-094.pdf, 30 March 2019

[18] "PCB copper balancing guidelines", Eurocircuits,

https://www.eurocircuits.com/guidelines-for-copper-distribution-on-panels/, 30 March 2019

[19] EVAL\_ADF4351 documentation,

https://www.analog.com/media/en/technical-documentation/user-guides/ UG-435.pdf, 30 March 2019

[20] 3U\_Tester\_TTL documentation,

https://github.com/sinara-hw/sinara/blob/master/ARTIQ\_ALTIUM/EEMs/ Tester/3U\_TTL\_Tester.PDF, 30 March 2019

[21] Si53312 documentation,

https://www.silabs.com/documents/public/data-sheets/Si53312.pdf, 30 March 2019

[22] EVAL\_ADF5356 control software,

https://www.analog.com/en/design-center/evaluation-hardware-and-software/ evaluation-boards-kits/eval-adf5356.html, 30 March 2019

### List of symbols and abbreviations

- AFE Analog Front End.
- AOM Acousto-Optic modulator.
- CM Common Mode.
- CPLD Complex Programmable Logic Device.
- EEM Eurocard Extension Module.
- EMI Electro-Magnetic Interference.
- EOM Electro-Optic modulator.
- $I^2C$  Inter-Integrated Circuit.
- IDC Insulation Displacement Connector.
- JTAG Joint Test Action Group.
- LED Light Emitting Diode.
- LDO Low Drop-Out.
- LVCMOS Low Voltage CMOS.
- LVDS Low Voltage Differential Signal.
- PCB Printed Circuit Board.
- PFD Phase/Frequency Detector.
- PLL Phase Locked Loop.
- ppm parts per milion.
- SPDT Single Pole Double Throw.
- SPI Simple Peripheral Interface.
- VCO Voltage Controlled Oscillator.
- VIA Vertical Interconnect Access

## List of Figures

| 1.1.  | Quadrupole ion trap                              | 9  |
|-------|--------------------------------------------------|----|
| 2.1.  | System block diagram                             | 11 |
| 2.2.  | Control Unit diagram                             | 11 |
| 2.3.  | Example of a castellated PCB module              | 13 |
| 2.4.  | High frequency RF output and AFE module          | 14 |
| 2.5.  | Possible filter configurations                   | 15 |
| 2.6.  | Schematic fragment (page 5) - AFE filters        | 15 |
| 2.7.  | Maximal frequency of operation vs connector type | 17 |
| 2.8.  | Front panel elements                             | 19 |
| 2.9.  | Front panel assembly render                      | 20 |
| 2.10. | Front panel design                               | 20 |
| 2.11. | 3U4HP Front panel dimensions                     | 20 |
| 2.12. | Phase locked loop in ADF5356 synthesizer         | 21 |
| 2.13. | PCB stackup                                      | 28 |
| 2.14. | EMI shielding of the PCB RF sections             | 29 |
| 2.15. | Length-matched traces                            | 29 |
| 2.16. | 3D model of designed PCB - top side              | 30 |
| 2.17. | 3D model of designed PCB - bottom side           | 30 |
| 2.18. | Voltage drop simulation of +5.0V supply rail     | 31 |
| 2.19. | Thermal simulation in enclosed environment       | 32 |
| 3.1.  | Test setup                                       | 33 |
| 3.2.  | Evaluation board control software[22]            | 34 |
| 3.3.  | Phase noise at 1 GHz output                      | 35 |
| 3.4.  | Phase noise measurement                          | 36 |
| 4.1.  | Assembled device                                 | 37 |

## **List of Tables**

| 2.1. | Available synthesizer chips comparison              | 12 |
|------|-----------------------------------------------------|----|
| 2.2. | Example components for optional AFE                 | 18 |
| 2.3. | Frequency resolution for ADF5356                    | 22 |
| 2.4. | Reference source multiplexer - truth table          | 23 |
| 2.5. | EEM connector pin assignment                        | 24 |
| 2.6. | Maximum current drawn by individual components      | 25 |
| 2.7. | LDO regulator power load                            | 26 |
| 2.8. | Switching converter power load                      | 26 |
| 2.9. | Maximum voltage regulator current vs limiting value | 27 |
| 0.1  |                                                     | 26 |
| 3.1. | Phase noise performance                             | 36 |

# List of appendices

| Appendix A - Schematics            | 44 |
|------------------------------------|----|
| Appendix B - PCB gerber masks      | 72 |
| Appendix C - PCB layer stackup     | 75 |
| Appendix D - PowerScope simulation | 76 |
| Appendix E - CPLD code             | 84 |



|                                                                                                                                                                                                                |                                                                                                                                                                                                                                                | 4                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                        | 5                                                                                                                                                                                                                                                                                                                                                                                                                         | ٦ |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| EVDS IFC_VCO.S. FSEN EEM0 EEM1 EEM4 EEM4 EEM6 EEM6 EEM6 EEM6 ED1 IVDS0_P IVDS1_P IVDS1_P IVDS1_P IVDS1_P                                                                                                       | chDoc U LVDS FCA   12C_SCL SDA SCL   RE DE0 RE   RE DE1 RE   RE DE2 RE   RE DE3 RE   RE DE4 RE | 20<br>12<br>23<br>24<br>25<br>26<br>77                                                                                                                                                                                                                                                                                                                                                                                                    |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                           | A |
| <pre>LVDS7_N</pre>                                                                                                                                                                                             | th": [], "addr": 0x72},<br>ath": [], "addr": 0x50],<br>uth": [], "addr": 0x48},                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                           | в |
| U_VCO_channel0<br>VCO_channel.SchDoc<br>VCO_OUT_P SCKI<br>VCO_OUT_N SDI<br>VCO_OUTM LE<br>VCO_OUTM LE<br>VCO_CLK_P<br>VCO_CLK_P                                                                                | VCO_SCK10<br>VCO_SDI0<br>VCO_LE0<br>VCO_CE0<br>VCO_MUX0UT0<br>VCO_CLK0_P<br>VCO_CLK0_N                                                                                                                                                         | <sup>A</sup> Trace lengths matched within eac<br>VC0_CLK[3:0], 10[7:4] (RF_SW                                                                                                                                                                                                                                                                                                                                                             | h of<br>V ctrl lines)                                  |                                                                                                                                                                                                                                                                                                                                                                                                                           | с |
| U_VCO_channel1<br>VCO_channel.SchDoc<br>VCO_OUT_P SCKI<br>VCO_OUT_N SDI<br>VCO_OUT_N LE<br>CE<br>VCO_CLK_P<br>VCO_CLK_P<br>VCO_CLK_N<br>VCO_CLK_N<br>VCO_CLK_N<br>VCO_CLK_N<br>VCO_CLK_N                       | VCO_SCK11       VCO_SD11       VCO_LE1       VCO_CE1       VCO_ULX1       VCO_CLK1_P       VCO_CLK1_N       VCO_SCK12       VCO_SD2       VCO_SCK12       VCO_LE2       VCO_LE2                                                                | U_B2B_Connectors<br>B2B_connectors.SchDoc<br>VCO_0UTM_0<br>VCO_0UTM_1<br>VCO_0UTM_2<br>VCO_0UTM_2<br>VCO_0UTM_2<br>VCO_0UTM_3<br>VCO_0UTM_2<br>VCO_0UTM_3<br>SDA<br>SCL<br>MEZZ_SCL<br>MEZZ_IO[7.0]<br>U_Supply_VCO                                                                                                                                                                                                                       | FTGI                                                   | LED0     R27<br>470     LD5A<br>B07     X<br>Green       LED1     R28<br>470     LD5B<br>100F     Ked       LED1     R29<br>470     LD6A<br>Green     Ked       LED2     R29<br>470     LD6A<br>Green     Ked       LED3     R30<br>470     LD6A<br>Green     Ked       LED4     R43<br>470     LD8A<br>Green     Ked       LED4     R43<br>TOP     LD8A<br>HOB     Ked       LED5     R44<br>TOP     LD8B<br>HOB     Ked | D |
| U_VCO_channel3<br>VCO_cLK_P<br>VCO_CLK_N<br>VCO_cLK_N<br>VCO_cLK_N<br>VCO_channel3<br>VCO_channel3<br>VCO_channel3<br>VCO_cDUT_P<br>VCO_OUT_N<br>VCO_OUT_N<br>VCO_OUT_N<br>VCO_CLK_P<br>VCO_CLK_P<br>VCO_CLK_N | VCO CLK2 P<br>VCO CLK2 P<br>VCO CLK2 P<br>VCO CLK2 N<br>VCO SDI5<br>VCO LK3<br>VCO LK3<br>VCO LK3 P<br>VCO CLK3 P<br>VCO CLK3 P                                                                                                                | Project/Equipment ARTIQ/SINARA<br>Document ARTIQ/SINARA<br>Document ARTIQ/SINARA<br>Document ARTIQ/SINARA<br>Document ARTIQ/SINARA<br>Document Cannot<br>Dipropho<br>SIDA SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SCL<br>SDA<br>SCL<br>SDA<br>SCL<br>SCL<br>SCL<br>SCL<br>SCL<br>SCL<br>SCL<br>SCL | FTG2       FTG3       FTG4       FTG4       SE       A | 470     Red       1ED6     R25     LD2A       470     Green     TO       1ED7     R26     TOP       4700     Red     GND                                                                                                                                                                                                                                                                                                  | E |







































![](_page_64_Figure_0.jpeg)

![](_page_65_Figure_0.jpeg)

| 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4                                                                                                                       |                                                                           | 5                                                                                                                                                                | _ |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                         |                                                                           |                                                                                                                                                                  | А |
| EEM0_0       EEM0_1       EEM0_2       EEM0_3       EEM0_4       EEM0_5       EEM0_6       EEM0_6       EEM0_7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                         |                                                                           |                                                                                                                                                                  |   |
| iEL0       iEL1       DIV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                         |                                                                           |                                                                                                                                                                  | в |
| CO_LE[3.0] ><br>4UX0UTI3.01<br>10k  P3V3<br>FSEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                         |                                                                           |                                                                                                                                                                  |   |
| 2_10[70]<br>DDE_SEL0 R111<br>DDE_SEL1 R83<br>DDE_SEL3 R86<br>TS 10k GND<br>DDE_SEL3 R86<br>TS 10k GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                         |                                                                           |                                                                                                                                                                  | с |
| LC II<br>CFG_TDI 63<br>TT<br>CFG_TCK 67<br>TT<br>CFG_TK 67<br>TT<br>CFG_TMS 65<br>TT<br>CFG_TMS 65<br>TT<br>CFG_TMS 65<br>TT<br>CFG_TMS 65<br>TT<br>CFG_TMS 65<br>TT<br>CFG_TDI 63<br>TT<br>CFG_TCK 67<br>TT<br>CFG_TCK 67<br>TT | DC<br>ICI28-6TQG144C<br>DI<br>DO<br>CK<br>K<br>S<br>3 TMS B661<br>105<br>105<br>105<br>105<br>105<br>105<br>105<br>105<br>105<br>10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                         |                                                                           |                                                                                                                                                                  | D |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3 TDO<br>3 TDO<br>3 TDI<br>Project<br>Docur<br>Cannot<br>DiDrogen file<br>DiDrogen file<br>DiDrog | t/Equipment ARTIQ/SINARA<br>ment CPLD log<br>& option SW<br>N<br>Warsaw University of Technology 1<br>Newswiejska 15/19 | gic Designer<br>Drawn b<br>Check b<br>itches File<br>Print Date<br>ISE AF | r K.B.<br>y K.B. XX/XX/XXXX<br>y -<br>d 2019-01-28<br>CTRL LOGIC SchDoc<br>2019-01-29 12:20:25 Sheet 6 of 8<br>CTFLQ A3 <sup>800</sup><br>A3 <sup>800</sup><br>- | E |

![](_page_67_Figure_0.jpeg)

![](_page_68_Figure_0.jpeg)

![](_page_69_Figure_0.jpeg)

| }                                      | 4                                  |                  | 5                                                                                                       |                           |
|----------------------------------------|------------------------------------|------------------|---------------------------------------------------------------------------------------------------------|---------------------------|
|                                        |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         | А                         |
|                                        |                                    |                  |                                                                                                         |                           |
| og Connectors                          |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         |                           |
| GND                                    |                                    |                  |                                                                                                         | -                         |
| SMP                                    |                                    |                  |                                                                                                         |                           |
| GND J12                                |                                    |                  |                                                                                                         |                           |
| SMP                                    |                                    |                  |                                                                                                         |                           |
| GND J13                                |                                    |                  |                                                                                                         | Е                         |
| SMP                                    |                                    |                  |                                                                                                         |                           |
| GND                                    |                                    |                  |                                                                                                         |                           |
| 1                                      |                                    |                  |                                                                                                         |                           |
| ital Connectors                        |                                    |                  |                                                                                                         |                           |
| 110                                    |                                    |                  |                                                                                                         |                           |
| MEZZ_100 1<br>MEZZ_101 2               |                                    |                  |                                                                                                         |                           |
| MEZZ_102 2<br>MEZZ_103 4<br>MEZZ_104 5 |                                    |                  |                                                                                                         |                           |
| MEZZ_106<br>MEZZ_107<br>8              |                                    |                  |                                                                                                         | c                         |
| SDA MEZZ, SDA 2<br>SCL 10<br>GND 11    |                                    |                  |                                                                                                         |                           |
| GND 13<br>14                           |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         | _                         |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         | D                         |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         | -                         |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        | Project/Equipment ARTIQ/SINAR      | A                |                                                                                                         | E                         |
|                                        | Document<br>Cannot AFE M           | <i>Iezzanine</i> | Designer K.B.<br>Drawn by K.B.                                                                          | XX/XX/XXXX                |
|                                        |                                    |                  |                                                                                                         |                           |
|                                        | open file<br>D:\Dropbo<br>x\DESIGN | nectors          | Last Mod     2       File     B2B_connectors.SchDoc       Print Date     2019-01-29     12:20:25     Sh | 1019-01-28<br>Heet 8 of 8 |

#### 8.2 Appendix B - PCB gerber masks

![](_page_71_Figure_1.jpeg)

RF:

ංධර

11

ÍŲ,

╙ ╨╫

Ť








# 8.3 Appendix C - PCB layer stackup

| Layer | Name           | Material      | Thickness | Constant | Board Layer Stack |
|-------|----------------|---------------|-----------|----------|-------------------|
| 1     | Top Overlay    |               |           |          |                   |
| 2     | Top Solder     | Solder Resist | 0,034mm   | 3,5      |                   |
| 3     | L1             | Copper        | 0,035mm   |          |                   |
| 4     | Dielectric1    | FR4           | 0,180mm   | 3,66     |                   |
| 5     | P2             | Copper        | 0,035mm   |          |                   |
| 6     | Dielectric 2   | FR4           | 0,710mm   | 4,2      |                   |
| 7     | L3             | Copper        | 0,035mm   |          |                   |
| 8     | Dielectric 3   | FR4           | 0,450mm   | 4,2      |                   |
| 9     | L4             | Copper        | 0,035mm   |          |                   |
| 10    | Bottom Solder  | Solder Resist | 0,034mm   | 3,5      |                   |
| 11    | Bottom Overlay |               |           |          |                   |

## 8.4 Appendix D - PowerScope simulation

Voltage drop and current density on P12V0 rail





Voltage drop and current density on P7V5 rail

Voltage drop and current density on P7V0A rail





Voltage drop and current density on P5V5A rail

Voltage drop and current density on P5V0A rail





### Voltage drop and current density on P3V6 rail



Voltage drop and current density on P3V3A rail



### Voltage drop and current density on P3V3 rail

# 8.5 Appendix E - CPLD code

File: Mirny.v

| Γ  |                                 |
|----|---------------------------------|
| 1  | module top(                     |
| 2  | output clk_div,                 |
| 3  | output clk_in_sel,              |
| 4  | output clk_in_sel_1,            |
| 5  | input [3:0] ifc_mode,           |
| 6  | output [3:0] att_clk,           |
| 7  | output [3:0] att_le,            |
| 8  | output [3:0] att_rst_n,         |
| 9  | output [3:0] att_s_in,          |
| 10 | input [3:0] att_s_out,          |
| 11 | output vco_rf_sw,               |
| 12 | output vco_rf_sw_1,             |
| 13 | output vco_rf_sw_2,             |
| 14 | output vco_rf_sw_3,             |
| 15 | output [1:0] vco_led,           |
| 16 | input vco_muxout,               |
| 17 | output vco_sck,                 |
| 18 | output vco_sdi,                 |
| 19 | output vco_ce,                  |
| 20 | output vco_le,                  |
| 21 | output [1:0] vco_led_1,         |
| 22 | <pre>input vco_muxout_1 ,</pre> |
| 23 | output vco_sck_1,               |
| 24 | output vco_sdi_1,               |
| 25 | output vco_ce_1,                |
| 26 | output vco_le_1,                |
| 27 | output [1:0] vco_led_2,         |
| 28 | <pre>input vco_muxout_2 ,</pre> |
| 29 | output vco_sck_2,               |
| 30 | output vco_sdi_2,               |
| 31 | output vco_ce_2,                |
| 32 | output vco_le_2,                |
| 33 | output [1:0] vco_led_3,         |
| 34 | input vco_muxout_3,             |
| 35 | output vco_sck_3,               |
| 36 | output vco_sdi_3,               |
| 37 | output vco_ce_3,                |
| 38 | output vco_le_3,                |
| 39 | inout eem_io,                   |
| 40 | output eem_oe,                  |
| 41 | inout eem_io_1,                 |

```
output eem_oe_1 ,
42
    inout eem_io_2 ,
43
    output eem_oe_2 ,
44
    inout eem_io_3 ,
45
46
    output eem_oe_3,
    inout eem_io_4 ,
47
    output eem_oe_4,
48
    inout eem_io_5 ,
49
    output eem_oe_5 ,
50
    inout eem_io_6 ,
51
    output eem_oe_6,
52
53
    inout eem_io_7 ,
    output eem_oe_7 ,
54
    output tp,
55
    output tp_1,
56
    output tp_2 ,
57
    output tp_3,
58
    output tp_4
59
60);
61
  assign clk_div = 1'b0;
62
63
  assign clk_in_sel = 1'b0;
64
  assign clk_in_sel_1 = 1'b0;
65
66
 assign att_clk = 1'b0;
67
assign att_le = 1'b0;
69 assign att_rst_n = 1'b0;
70 assign att_s_in = 1'b0;
71
72 assign vco_rf_sw = 1'b1;
r_3 | assign vco_rf_sw_1 = 1'b1;
74 assign vco_rf_sw_2 = 1'b1;
75 | assign vco_rf_sw_3 = 1'b1;
76
 assign vco_sck = (ifc_mode[0] == 1) ? eem_io : 1'b0;
77
 assign vco_sdi = (ifc_mode[0] == 1) ? eem_io_1 : 1'b0;
78
                     = 1'b1;
  assign vco_ce
79
                     = (ifc_mode[0] == 1) ? eem_io_3 : 1'b0;
  assign vco_le
80
  assign vco_sck_1 = (ifc_mode[1] == 1) ? eem_io : 1'b0;
81
  assign vco_sdi_1 = (ifc_mode[1] == 1) ? eem_io_1 : 1'b0;
82
83 assign vco_ce_1
                     = 1'b1;
assign vco_le_1 = (ifc_mode[1] == 1) ? eem_io_3 : 1'b0;
assign vco_sck_2 = (ifc_mode[2] == 1) ? eem_io : 1'b0;
```

```
86 assign vco_sdi_2 = (ifc_mode[2] == 1) ? eem_io_1 : 1'b0;
  assign vco_ce_2 = 1'b1;
87
88 assign vco_le_2 = (ifc_mode[2] == 1) ? eem_io_3 : 1'b0;
  assign vco_sck_3 = (ifc_mode[3] == 1) ? eem_io : 1'b0;
89
  assign vco_sdi_3 = (ifc_mode[3] == 1) ? eem_io_1 : 1'b0;
90
  assign vco_ce_3 = 1'b1;
91
  assign vco_le_3 = (ifc_mode[3] == 1) ? eem_io_3 : 1'b0;
92
93
  assign vco_led[0] = vco_muxout;
94
95
  assign vco_led_1[0] = vco_muxout_1;
  assign vco_led_2[0] = vco_muxout_2;
96
  assign vco_led_3[0] = vco_muxout_3;
97
98
  assign vco_led[1] = ifc_mode[0];
99
100
  assign vco_led_1[1] = ifc_mode[1];
   assign vco_led_2[1] = ifc_mode[2];
101
  assign vco_led_3[1] = ifc_mode[3];
102
103
  assign eem_io_4 = vco_muxout;
104
105
  assign eem_oe = 1'b0;
106
   assign eem_oe_1 = 1'b0;
107
  assign eem_oe_2 = 1'b0;
108
   assign eem_oe_3 = 1'b0;
109
  assign eem_oe_4 = 1'b1;
110
   assign eem_oe_5 = 1'b0;
111
  assign eem_oe_6 = 1'b0;
112
   assign eem_oe_7 = 1'b0;
113
114
  assign tp = eem_io;
115
116 assign tp_1 = eem_io_1;
  assign tp_2 = eem_{io_2};
117
  assign tp_3 = eem_{io_3};
118
  assign tp_4 = eem_{io_4};
119
120
  endmodule
```

File: Mirny.ucf

```
NET "clk_div" LOC=P53; # clk:0.div
2 NET "clk_in_sel" LOC=P54; # clk:0.in_sel
3 NET "clk_in_sel_1" LOC=P56; # clk:0.in_sel_1
4 NET "ifc_mode(0)" LOC=P102 | PULLUP; # ifc_mode:0
5 NET "ifc_mode(1)" LOC=P103 | PULLUP; # ifc_mode:0
6 NET "ifc_mode(2)" LOC=P104 | PULLUP; # ifc_mode:0
7 NET "ifc_mode(3)" LOC=P105 | PULLUP; # ifc_mode:0
8 NET "att_clk(0)" LOC=P131; # att:0.clk
9 NET "att_le(0)" LOC=P132; # att:0.le
10 NET "att_rst_n(0)" LOC=P130; # att:0.rst_n
11 NET "att_s_in(0)" LOC=P133; # att:0.s_in
12 NET "att s out(0)" LOC=P129; # att:0.s out
13 NET "att_clk(1)" LOC=P3; # att:1.clk
14 NET "att_le(1)" LOC=P4; # att:1.le
15 NET "att_rst_n(1)" LOC=P2; # att:1.rst_n
16 NET "att_s_in(1)" LOC=P5; # att:1.s_in
17 NET "att_s_out(1)" LOC=P134; # att:1.s_out
18 NET "att_clk(2)" LOC=P9; # att:2.clk
19 NET "att_le(2)" LOC=P10; # att:2.le
20 NET "att_rst_n (2)" LOC=P7; # att:2.rst_n
21 NET "att_s_in(2)" LOC=P11; # att:2.s_in
22 NET "att_s_out(2)" LOC=P6; # att:2.s_out
23 NET "att_clk(3)" LOC=P14; # att:3.clk
24 NET "att_le(3)" LOC=P15; # att:3.1e
25 NET "att_rst_n (3)" LOC=P13; # att:3.rst_n
26 NET "att s in (3)" LOC=P16; # att:3.s in
27 NET "att_s_out(3)" LOC=P12; # att:3.s_out
28 NET "vco_rf_sw" LOC=P136; # vco:0.rf_sw
29 NET "vco_rf_sw_1" LOC=P138; # vco:1.rf_sw
30 NET "vco_rf_sw_2" LOC=P140; # vco:2.rf_sw
31 NET "vco_rf_sw_3" LOC=P143; # vco:3.rf_sw
32 NET "vco_led(0)" LOC=P110; # vco:0.led
33 NET "vco_led(1)" LOC=P111; # vco:0.led
34 NET "vco_led_1(0)" LOC=P112; # vco:1.led
35 NET "vco_led_1(1)" LOC=P113; # vco:1.led
36 NET "vco_led_2(0)" LOC=P115; # vco:2.led
37 NET "vco_led_2(1)" LOC=P116; # vco:2.led
38 NET "vco_led_3(0)" LOC=P117; # vco:3.led
39 NET "vco_led_3(1)" LOC=P118; # vco:3.led
40 NET "vco muxout" LOC=P24 | PULLUP; # vco:0.muxout
41 NET "vco_sck" LOC=P23; # vco:0.sck
42 NET "vco_sdi" LOC=P22; # vco:0.sdi
43 NET "vco_ce" LOC=P19; # vco:0.ce
```

```
44 NET "vco_le" LOC=P21; # vco:0.le
45 NET "vco_muxout_1" LOC=P25 | PULLUP; # vco:1.muxout
46 NET "vco_sck_1" LOC=P26; # vco1.sck
 NET "vco_sdi_1" LOC=P32; # vco:1.sdi
47
 NET "vco_ce_1" LOC=P28; # vco:1.ce
48
 NET "vco_le_1" LOC=P30; # vco:1.le
49
 NET "vco_muxout_2" LOC=P35 | PULLUP; # vco:2.muxout
50
 NET "vco_sck_2" LOC=P39; # vco:2.sck
51
 NET "vco_sdi_2" LOC=P43; # vco:2.sdi
52
 NET "vco_ce_2" LOC=P40; # vco:2.ce
53
54 NET "vco_le_2" LOC=P41; # vco:2.le
 NET "vco_muxout_3" LOC=P45 | PULLUP; # vco:3.muxout
55
56 NET "vco_sck_3" LOC=P49; # vco:3.sck
57 NET "vco_sdi_3" LOC=P52; # vco:3.sdi
58 NET "vco_ce_3" LOC=P50; # vco:3.ce
 NET "vco_le_3" LOC=P51; # vco:3.le
59
60 NET "eem_io" LOC=P38; # eem:0.io
 NET "eem_oe" LOC=P81; # eem:0.oe
61
62 NET "eem_io_1" LOC=P70; # eem:1.io
 NET "eem_oe_1" LOC=P82; # eem:1.oe
63
64 NET "eem_io_2" LOC=P71; # eem:2.io
 NET "eem_oe_2" LOC=P83; # eem:2.oe
66 NET "eem_io_3" LOC=P74; # eem:3.io
 NET "eem_oe_3" LOC=P85; # eem:3.oe
67
68 NET "eem_io_4" LOC=P76; # eem:4.io
 NET "eem_oe_4" LOC=P86; # eem:4.oe
69
70 NET "eem_io_5" LOC=P77; # eem:5.io
71 NET "eem_oe_5" LOC=P87; # eem:5.oe
72 NET "eem_io_6" LOC=P78; # eem:6.io
73 NET "eem_oe_6" LOC=P88; # eem:6.oe
 NET "eem_io_7" LOC=P79; # eem:7.io
74
75 NET "eem_oe_7" LOC=P91; # eem:7.oe
 NET "tp" LOC=P128; # tp:0
76
77 NET "tp_1" LOC=P126; # tp:1
 NET "tp_2" LOC=P125; # tp:2
78
79 NET "tp_3" LOC=P124; # tp:3
 NET "tp_4" LOC=P121; # tp:4
80
  #NET "MMCX_OSCn_SEL" LOC=P136; # tp:3
81
  #NET "OSC_ENn" LOC=P134; # tp:4
82
83
84 NET "eem_io" TNM_NET = "PRDeem_io";
 TIMESPEC "TSeem_io" = PERIOD "PRDeem_io" 8.0 ns HIGH 50%;
85
```