forked from M-Labs/artiq
rtio: use FWFT FIFO with no buffering. This fixes replace operations.
This commit is contained in:
parent
0b1ebb1ba5
commit
d8b9543e1b
|
@ -1,6 +1,6 @@
|
||||||
from migen.fhdl.std import *
|
from migen.fhdl.std import *
|
||||||
from migen.bank.description import *
|
from migen.bank.description import *
|
||||||
from migen.genlib.fifo import SyncFIFOBuffered
|
from migen.genlib.fifo import SyncFIFO
|
||||||
|
|
||||||
from artiqlib.rtio.rbus import get_fine_ts_width
|
from artiqlib.rtio.rbus import get_fine_ts_width
|
||||||
|
|
||||||
|
@ -31,7 +31,7 @@ class _RTIOBankO(Module):
|
||||||
|
|
||||||
fifos = []
|
fifos = []
|
||||||
for n, chif in enumerate(rbus):
|
for n, chif in enumerate(rbus):
|
||||||
fifo = SyncFIFOBuffered([
|
fifo = SyncFIFO([
|
||||||
("timestamp", counter_width+fine_ts_width), ("value", 2)],
|
("timestamp", counter_width+fine_ts_width), ("value", 2)],
|
||||||
2 if chif.mini else fifo_depth)
|
2 if chif.mini else fifo_depth)
|
||||||
self.submodules += fifo
|
self.submodules += fifo
|
||||||
|
@ -89,7 +89,7 @@ class _RTIOBankI(Module):
|
||||||
self.sync += If(~chif.oe & chif.o_stb,
|
self.sync += If(~chif.oe & chif.o_stb,
|
||||||
sensitivity.eq(chif.o_value))
|
sensitivity.eq(chif.o_value))
|
||||||
|
|
||||||
fifo = SyncFIFOBuffered([
|
fifo = SyncFIFO([
|
||||||
("timestamp", counter_width+fine_ts_width), ("value", 1)],
|
("timestamp", counter_width+fine_ts_width), ("value", 1)],
|
||||||
fifo_depth)
|
fifo_depth)
|
||||||
self.submodules += fifo
|
self.submodules += fifo
|
||||||
|
|
Loading…
Reference in New Issue