forked from M-Labs/artiq
phaser: spi, sma_gpio: 2.5 V
This commit is contained in:
parent
65b2e4464c
commit
c428800caf
|
@ -13,10 +13,10 @@ fmc_adapter_io = [
|
||||||
Subsignal("mosi", Pins("HPC:LA03_N")),
|
Subsignal("mosi", Pins("HPC:LA03_N")),
|
||||||
Subsignal("miso", Pins("HPC:LA04_P")),
|
Subsignal("miso", Pins("HPC:LA04_P")),
|
||||||
Subsignal("en", Pins("HPC:LA05_N")),
|
Subsignal("en", Pins("HPC:LA05_N")),
|
||||||
IOStandard("LVTTL"),
|
IOStandard("LVCMOS25"),
|
||||||
),
|
),
|
||||||
("ad9154_txen", 0, Pins("HPC:LA07_P"), IOStandard("LVTTL")),
|
("ad9154_txen", 0, Pins("HPC:LA07_P"), IOStandard("LVCMOS25")),
|
||||||
("ad9154_txen", 1, Pins("HPC:LA07_N"), IOStandard("LVTTL")),
|
("ad9154_txen", 1, Pins("HPC:LA07_N"), IOStandard("LVCMOS25")),
|
||||||
("ad9154_refclk", 0,
|
("ad9154_refclk", 0,
|
||||||
Subsignal("p", Pins("HPC:GBTCLK0_M2C_P")),
|
Subsignal("p", Pins("HPC:GBTCLK0_M2C_P")),
|
||||||
Subsignal("n", Pins("HPC:GBTCLK0_M2C_N")),
|
Subsignal("n", Pins("HPC:GBTCLK0_M2C_N")),
|
||||||
|
|
|
@ -537,7 +537,7 @@ class Phaser(_NIST_Ions):
|
||||||
rtio_channels = []
|
rtio_channels = []
|
||||||
|
|
||||||
phy = ttl_serdes_7series.Inout_8X(
|
phy = ttl_serdes_7series.Inout_8X(
|
||||||
platform.request("user_sma_gpio_n_33"))
|
platform.request("user_sma_gpio_n"))
|
||||||
self.submodules += phy
|
self.submodules += phy
|
||||||
rtio_channels.append(rtio.Channel.from_phy(phy, ififo_depth=128))
|
rtio_channels.append(rtio.Channel.from_phy(phy, ififo_depth=128))
|
||||||
|
|
||||||
|
|
Loading…
Reference in New Issue