1
0
Fork 0
zynq-rs/libboard_zynq/src/devc/mod.rs

47 lines
1006 B
Rust
Raw Normal View History

use libregister::*;
2020-03-25 20:02:01 +08:00
use crate::slcr;
mod regs;
pub struct DevC {
regs: &'static mut regs::RegisterBlock,
}
impl DevC {
pub fn new() -> Self {
DevC {
regs: regs::RegisterBlock::devc(),
}
}
pub fn enable(&mut self) {
self.regs.control.modify(|_, w| {
w.pcap_mode(true)
.pcap_pr(true)
})
}
pub fn disable(&mut self) {
self.regs.control.modify(|_, w| {
w.pcap_mode(false)
.pcap_pr(false)
})
}
2020-03-25 20:02:01 +08:00
2020-05-04 22:16:53 +08:00
pub fn is_done(&self) -> bool {
// Note: contrary to what the TRM says, this appears to be simply
// the state of the DONE signal.
self.regs.int_sts.read().ixr_pcfg_done()
}
2020-03-25 20:02:01 +08:00
pub fn program(&mut self) {
slcr::RegisterBlock::unlocked(|slcr| {
slcr.init_preload_fpga();
});
2020-05-04 22:16:53 +08:00
while !self.is_done() {}
2020-03-25 20:02:01 +08:00
slcr::RegisterBlock::unlocked(|slcr| {
slcr.init_postload_fpga();
});
}
}