diff --git a/artiq/sinara.page b/artiq/sinara.page index 9eabfba..545a8d3 100644 --- a/artiq/sinara.page +++ b/artiq/sinara.page @@ -14,16 +14,22 @@

Kasli

One of the main devices in the Sinara family is the Kasli core device. It contains an Artix-7 100T FPGA, DDR3 SDRAM, three SFP connectors, and can control up to 8 daughtercards (Eurocard Extension Module, EEM). The Kasli and its EEMs are installed in one Eurocard 3U chassis. One SFP connector is used for a Gigabit Ethernet connection to your computer network.

+

More information

+

TTL I/O EEMs

For simple TTL signals, we offer I/O cards with 8 channels over BNC or SMA connectors in the EEM form factor. The IOs are divided into two banks of 4, with per-bank ground isolation. The direction (input/output) and termination (high-Z/50R) is selectable on a per-channel basis via I2C or on-board switches. Outputs can supply 5V into 25Ohm, and can tolerate an indefinite short-circuit to ground.

+

More information: BNC card SMA card

+

Urukul DDS card

Urukul is a 4 channel DDS-based frequency synthesizer for the EEM form factor. It provides sub-Hz frequency resolution, controlled phase steps, and accurate output amplitude control. We offer it in two variants, with either the AD9910 or the AD9912 chip.

+

More information

+

Zotino DAC card

@@ -31,11 +37,15 @@

Zotino connects the 32 channels to both (a) a HD68 connector on its front panel and (b) to four IDC connectors on the board. Each IDC connection with 8 channels can be broken out to BNC using BNC-IDC.

+

More information

+

Sampler ADC card

Sampler is an 8-channel, 16-bit ADC EEM with an update rate of up to 1.5MSPS (all channels simultaneously). It has low-noise differential front end with a digitally programmable gain, providing full-scale input ranges between +-10mV (G=1000) and +-10V (G=1).

+

More information

+

Grabber camera interface

@@ -43,6 +53,8 @@

In the FPGA, frame data streamed through "ROI engines". Each ROI engine gates on one rectangular pixel region and accumulates pixel values for each frame. The ROI engines operate independently and can be overlapping. After the frame, the accumulated value is pushed as an RTIO input event. Regions of interest (ROI) can be configured at runtime, and are defined with the computer.

+

More information

+

Purchasing Sinara hardware

diff --git a/migen/index.page b/migen/index.page index 8263304..99f5827 100644 --- a/migen/index.page +++ b/migen/index.page @@ -20,6 +20,10 @@ Documentation (note: sometimes out of date - please help!)
  • User guide
  • Tutorial: An introduction to Migen
  • Lecture slides
  • +
  • Tutorial "Porting a New Board To Migen" by cr1901
  • +
  • "Implementing a UART in Verilog and Migen" by whitequark
  • +
  • "Implementing a simple SoC in Migen" by whitequark
  • +
  • Migen Step by Step Tutorial by LambdaConcept