use recommended init sequence for si5340
Signed-off-by: Florian Agbuya <fa@m-labs.ph>
This commit is contained in:
parent
c9d34348bc
commit
85af23e547
|
@ -17,102 +17,255 @@
|
||||||
# You should have received a copy of the GNU General Public License
|
# You should have received a copy of the GNU General Public License
|
||||||
# along with this program. If not, see <https://www.gnu.org/licenses/>.
|
# along with this program. If not, see <https://www.gnu.org/licenses/>.
|
||||||
|
|
||||||
|
# Additional Reference:
|
||||||
|
# https://github.com/torvalds/linux/blob/master/drivers/clk/clk-si5341.c
|
||||||
|
|
||||||
|
import time
|
||||||
from smbus2 import SMBus
|
from smbus2 import SMBus
|
||||||
|
|
||||||
BUS_NO = 0
|
BUS_NO = 0
|
||||||
IC_ADDR = 0x74
|
IC_ADDR = 0x74
|
||||||
|
|
||||||
PAGE_ADDR = 0x1
|
DEVICE_READY = 0x00FE
|
||||||
|
PLL_M_DEN = 0x023B
|
||||||
|
STATUS = 0x000C
|
||||||
|
STATUS_STICKY = 0x0011
|
||||||
|
|
||||||
OUT0_MUX_SEL_ADDR = 0x15
|
STATUS_LOSREF = 0x04
|
||||||
OUT1_MUX_SEL_ADDR = 0x1A
|
STATUS_LOL = 0x08
|
||||||
OUT2_MUX_SEL_ADDR = 0x29
|
|
||||||
OUT3_MUX_SEL_ADDR = 0x2E
|
|
||||||
|
|
||||||
OUT2_AMPL_ADDR = 0x28
|
|
||||||
|
|
||||||
OUT3_PDN_ADDR = 0x2B
|
|
||||||
OUT3_FORMAT_ADDR = 0x2C
|
|
||||||
OUT3_AMPL_ADDR = 0x2D
|
|
||||||
|
|
||||||
|
|
||||||
N1_DIVIDER_UPDATE_ADDR = 0x17
|
def write_preamble(bus):
|
||||||
|
preamble = [
|
||||||
|
(0x0B24, 0xC0),
|
||||||
|
(0x0B25, 0x00),
|
||||||
|
(0x0502, 0x01),
|
||||||
|
(0x0505, 0x03),
|
||||||
|
(0x0957, 0x17),
|
||||||
|
(0x0B4E, 0x1A),
|
||||||
|
]
|
||||||
|
for address, value in preamble:
|
||||||
|
bus.write_byte_data(IC_ADDR, address, value)
|
||||||
|
|
||||||
data_to_write = 0
|
def write_postamble(bus):
|
||||||
clk_out_addr = [
|
postamble = [
|
||||||
OUT0_MUX_SEL_ADDR,
|
(0x001C, 0x01), # Soft reset
|
||||||
OUT1_MUX_SEL_ADDR,
|
(0x0B24, 0xC3),
|
||||||
OUT2_MUX_SEL_ADDR,
|
(0x0B25, 0x02),
|
||||||
OUT3_MUX_SEL_ADDR,
|
]
|
||||||
]
|
for address, value in postamble:
|
||||||
|
bus.write_byte_data(IC_ADDR, address, value)
|
||||||
|
|
||||||
|
def wait_device_ready(bus):
|
||||||
|
for _ in range(15):
|
||||||
|
if bus.read_byte_data(IC_ADDR, DEVICE_READY) == 0x0F:
|
||||||
|
return True
|
||||||
|
time.sleep(0.02)
|
||||||
|
return False
|
||||||
|
|
||||||
|
def wait_for_lock(bus):
|
||||||
|
for _ in range(10):
|
||||||
|
status = bus.read_byte_data(IC_ADDR, STATUS)
|
||||||
|
if not (status & (STATUS_LOSREF | STATUS_LOL)):
|
||||||
|
return True
|
||||||
|
time.sleep(0.01)
|
||||||
|
return False
|
||||||
|
|
||||||
|
def check_pll_status(bus):
|
||||||
|
pll_status = bus.read_byte_data(IC_ADDR, 0x0C)
|
||||||
|
pll_locked = not (pll_status & STATUS_LOL)
|
||||||
|
print(f"PLL {'locked' if pll_locked else 'unlocked'}")
|
||||||
|
return pll_locked
|
||||||
|
|
||||||
|
def check_los_status(bus):
|
||||||
|
los_status = bus.read_byte_data(IC_ADDR, 0x0D)
|
||||||
|
xaxb_los = (los_status & 0x10) != 0
|
||||||
|
print(f"XA/XB LOS {'asserted' if xaxb_los else 'deasserted'}")
|
||||||
|
return not xaxb_los
|
||||||
|
|
||||||
def configure_si5340():
|
def configure_si5340():
|
||||||
with SMBus(BUS_NO) as bus:
|
with SMBus(BUS_NO) as bus:
|
||||||
|
if not wait_device_ready(bus):
|
||||||
|
print("Device not ready. Aborting.")
|
||||||
|
return
|
||||||
|
|
||||||
bus.write_byte_data(IC_ADDR, PAGE_ADDR, 0x0) # setting page to page 0
|
# Programming sequence from ClockBuilder Pro, default settings
|
||||||
|
# to initialize system using XTAL input
|
||||||
|
main_config = [
|
||||||
|
(0x0006, 0x00), # TOOL_VERSION
|
||||||
|
(0x0007, 0x00), # Not in datasheet
|
||||||
|
(0x0008, 0x00), # Not in datasheet
|
||||||
|
(0x000B, 0x74), # I2C_ADDR
|
||||||
|
(0x0017, 0xD0), # INT mask (disable interrupts)
|
||||||
|
(0x0018, 0xFF), # INT mask
|
||||||
|
(0x0021, 0x0F), # Select XTAL as input
|
||||||
|
(0x0022, 0x00), # Not in datasheet
|
||||||
|
(0x002B, 0x02), # SPI config
|
||||||
|
(0x002C, 0x20), # LOS enable for XTAL
|
||||||
|
(0x002D, 0x00), # LOS timing
|
||||||
|
(0x002E, 0x00), # LOS trigger (thresholds)
|
||||||
|
(0x002F, 0x00),
|
||||||
|
(0x0030, 0x00),
|
||||||
|
(0x0031, 0x00),
|
||||||
|
(0x0032, 0x00),
|
||||||
|
(0x0033, 0x00),
|
||||||
|
(0x0034, 0x00),
|
||||||
|
(0x0035, 0x00), # LOS trigger (thresholds) end
|
||||||
|
(0x0036, 0x00), # LOS clear (thresholds)
|
||||||
|
(0x0037, 0x00),
|
||||||
|
(0x0038, 0x00),
|
||||||
|
(0x0039, 0x00),
|
||||||
|
(0x003A, 0x00),
|
||||||
|
(0x003B, 0x00),
|
||||||
|
(0x003C, 0x00),
|
||||||
|
(0x003D, 0x00), # LOS clear (thresholds) end
|
||||||
|
(0x0041, 0x00), # LOS0_DIV_SEL
|
||||||
|
(0x0042, 0x00), # LOS1_DIV_SEL
|
||||||
|
(0x0043, 0x00), # LOS2_DIV_SEL
|
||||||
|
(0x0044, 0x00), # LOS3_DIV_SEL
|
||||||
|
(0x009E, 0x00), # LOL_SET_THR
|
||||||
|
(0x0102, 0x01), # Enable outputs
|
||||||
|
(0x013F, 0x00), # OUTX_ALWAYS_ON
|
||||||
|
(0x0140, 0x00), # OUTX_ALWAYS_ON
|
||||||
|
(0x0141, 0x40), # OUT_DIS_LOL_MSK, OUT_DIS_MSK_LOS_PFD
|
||||||
|
(0x0202, 0x00), # XAXB_FREQ_OFFSET (=0)
|
||||||
|
|
||||||
# read device id
|
# PLL Configuration
|
||||||
low_word = bus.read_byte_data(IC_ADDR, 0x2)
|
(0x0235, 0x00), # M_NUM
|
||||||
high_word = bus.read_byte_data(IC_ADDR, 0x3)
|
(0x0236, 0x00),
|
||||||
|
(0x0237, 0x00),
|
||||||
|
(0x0238, 0x80),
|
||||||
|
(0x0239, 0x89),
|
||||||
|
(0x023A, 0x00),
|
||||||
|
(0x023B, 0x00), # M_DEN
|
||||||
|
(0x023C, 0x00),
|
||||||
|
(0x023D, 0x00),
|
||||||
|
(0x023E, 0x80),
|
||||||
|
|
||||||
print(f"DEV ID: 0x{high_word:2x}{low_word:2x}")
|
# Synthesizer configuration
|
||||||
|
(0x0302, 0x00), # N0_NUM
|
||||||
|
(0x0303, 0x00),
|
||||||
|
(0x0304, 0x00),
|
||||||
|
(0x0305, 0x00),
|
||||||
|
(0x0306, 0x21),
|
||||||
|
(0x0307, 0x00),
|
||||||
|
(0x0308, 0x00), # N0_DEN
|
||||||
|
(0x0309, 0x00),
|
||||||
|
(0x030A, 0x00),
|
||||||
|
(0x030B, 0x80),
|
||||||
|
(0x030C, 0x01), # N0_UPDATE
|
||||||
|
|
||||||
data_to_write = 0x1
|
# N1 Configuration (1:1 ratio)
|
||||||
bus.write_byte_data(
|
(0x030D, 0x00), # N1_NUM
|
||||||
IC_ADDR, PAGE_ADDR, data_to_write
|
(0x030E, 0x00),
|
||||||
) # change to page 1 for output settings
|
(0x030F, 0x00),
|
||||||
|
(0x0310, 0x00),
|
||||||
|
(0x0311, 0x00),
|
||||||
|
(0x0312, 0x01),
|
||||||
|
(0x0313, 0x00), # N1_DEN
|
||||||
|
(0x0314, 0x00),
|
||||||
|
(0x0315, 0x00),
|
||||||
|
(0x0316, 0x01),
|
||||||
|
(0x0317, 0x01), # N1_UPDATE
|
||||||
|
|
||||||
readback = bus.read_byte_data(IC_ADDR, PAGE_ADDR)
|
# N2 Configuration (1:1 ratio)
|
||||||
if data_to_write != readback:
|
(0x0318, 0x00), # N2_NUM
|
||||||
raise ValueError(f"Failed to set page.")
|
(0x0319, 0x00),
|
||||||
|
(0x031A, 0x00),
|
||||||
|
(0x031B, 0x00),
|
||||||
|
(0x031C, 0x00),
|
||||||
|
(0x031D, 0x01),
|
||||||
|
(0x031E, 0x00), # N2_DEN
|
||||||
|
(0x031F, 0x00),
|
||||||
|
(0x0320, 0x00),
|
||||||
|
(0x0321, 0x01),
|
||||||
|
(0x0322, 0x01), # N2_UPDATE
|
||||||
|
|
||||||
for addr in clk_out_addr:
|
# N3 Configuration (1:1 ratio)
|
||||||
bus.write_byte_data(IC_ADDR, addr, 1) # set source to N1
|
(0x0323, 0x00), # N3_NUM
|
||||||
|
(0x0324, 0x00),
|
||||||
|
(0x0325, 0x00),
|
||||||
|
(0x0326, 0x00),
|
||||||
|
(0x0327, 0x00),
|
||||||
|
(0x0328, 0x01),
|
||||||
|
(0x0329, 0x00), # N3_DEN
|
||||||
|
(0x032A, 0x00),
|
||||||
|
(0x032B, 0x00),
|
||||||
|
(0x032C, 0x01),
|
||||||
|
(0x032D, 0x01), # N3_UPDATE
|
||||||
|
|
||||||
bus.write_byte_data(IC_ADDR, OUT2_AMPL_ADDR, 13)
|
# Output configuration
|
||||||
readback = bus.read_byte_data(IC_ADDR, OUT2_AMPL_ADDR)
|
(0x0112, 0x06), # OUT0 config
|
||||||
# if data_to_write != readback:
|
(0x0113, 0x09), # OUT0 format
|
||||||
# raise ValueError(f"Problematic read: {readback}.")
|
(0x0114, 0x3B), # OUT0 CM/AMPL
|
||||||
|
(0x0115, 0x28), # OUT0 MUX_SEL
|
||||||
|
|
||||||
bus.write_byte_data(IC_ADDR, OUT2_AMPL_ADDR, 0x6B) # setting OUT2 to LVDS25
|
(0x0117, 0x06), # OUT1 config
|
||||||
|
(0x0118, 0x09), # OUT1 format
|
||||||
|
(0x0119, 0x3B), # OUT1 CM/AMPL
|
||||||
|
(0x011A, 0x28), # OUT1 MUX_SEL
|
||||||
|
|
||||||
bus.write_byte_data(IC_ADDR, OUT3_FORMAT_ADDR, 0xCC) # SETTING out3 to LVCMOS 18
|
(0x0126, 0x06), # OUT2 config
|
||||||
# bus.write_byte_data(IC_ADDR, 0x2E, 0x09) # SETTING out3 to LVCMOS 33
|
(0x0127, 0x09), # OUT2 format
|
||||||
|
(0x0128, 0x3B), # OUT2 CM/AMPL
|
||||||
|
(0x0129, 0x28), # OUT2 MUX_SEL
|
||||||
|
|
||||||
readback = bus.read_byte_data(IC_ADDR, OUT3_PDN_ADDR)
|
(0x012B, 0x06), # OUT3 config
|
||||||
print(f"Si5340 OUTx_PDN CLK3: 0x{readback}")
|
(0x012C, 0xCC), # OUT3 format
|
||||||
|
(0x012D, 0x00), # OUT3 CM/AMPL
|
||||||
|
(0x012E, 0x58), # OUT3 MUX_SEL
|
||||||
|
|
||||||
readback = bus.read_byte_data(IC_ADDR, OUT3_FORMAT_ADDR)
|
# Miscellaneous configuration
|
||||||
print(f"Si5340 OUTx_FORMAT CLK3: 0x{readback}")
|
(0x090E, 0x02), # XAXB_EXTCLK_EN=0 XAXB_PDNB=1 (use XTAL)
|
||||||
|
(0x091C, 0x04), # ZDM_EN=4 (Normal mode)
|
||||||
|
(0x0943, 0x00), # IO_VDD_SEL
|
||||||
|
(0x0949, 0x00), # IN_EN (disable input clocks)
|
||||||
|
(0x094A, 0x00), # INx_TO_PFD_EN (disabled)
|
||||||
|
(0x094E, 0x49), # REFCLK_HYS_SEL (set by CBPro)
|
||||||
|
(0x094F, 0x02), # Not in datasheet
|
||||||
|
(0x095E, 0x00), # M_INTEGER (set by CBPro)
|
||||||
|
(0x0A02, 0x00), # N_ADD_0P5 (set by CBPro)
|
||||||
|
(0x0A03, 0x01), # N_CLK_TO_OUTX_EN
|
||||||
|
(0x0A04, 0x01), # N_PIBYP
|
||||||
|
(0x0A05, 0x01), # N_PDNB
|
||||||
|
(0x0A14, 0x00), # N0_HIGH_FREQ (set by CBPro)
|
||||||
|
(0x0A1A, 0x00), # N1_HIGH_FREQ (set by CBPro)
|
||||||
|
(0x0A20, 0x00), # N2_HIGH_FREQ (set by CBPro)
|
||||||
|
(0x0A26, 0x00), # N3_HIGH_FREQ (set by CBPro)
|
||||||
|
(0x0B44, 0x0F), # PDIV_ENB (set by CBPro)
|
||||||
|
(0x0B4A, 0x0E), # N_CLK_DIS
|
||||||
|
(0x0B57, 0x0E), # VCO_RESET_CALCODE (set by CBPro)
|
||||||
|
(0x0B58, 0x01), # VCO_RESET_CALCODE (set by CBPro)
|
||||||
|
]
|
||||||
|
|
||||||
readback = bus.read_byte_data(IC_ADDR, OUT3_AMPL_ADDR)
|
write_preamble(bus)
|
||||||
print(f"Si5340 OUTx_AMPL CLK3: 0x{readback}")
|
|
||||||
|
|
||||||
readback = bus.read_byte_data(IC_ADDR, OUT3_MUX_SEL_ADDR)
|
time.sleep(0.3)
|
||||||
print(f"Si5340 OUTx_CM CLK3: 0x{readback}")
|
|
||||||
|
|
||||||
bus.write_byte_data(
|
print("Writing main configuration...")
|
||||||
IC_ADDR, PAGE_ADDR, 0x3
|
for address, value in main_config:
|
||||||
) # setting page to 3 to change dividers values
|
bus.write_byte_data(IC_ADDR, address, value)
|
||||||
|
print("Main configuration written")
|
||||||
|
|
||||||
n1_numerator = [0x0, 0x0, 0x0, 0x60, 0x22, 0x0]
|
write_postamble(bus)
|
||||||
n1_numerator_10M = [0x0, 0x0, 0x0, 0xC0, 0x57, 0x1]
|
|
||||||
n1_num_addr = [0x0D, 0x0E, 0x0F, 0x10, 0x11, 0x12]
|
|
||||||
n1_denom_addr = [0x13, 0x14, 0x15, 0x16]
|
|
||||||
for addr, value in zip(n1_num_addr, n1_numerator):
|
|
||||||
bus.write_byte_data(IC_ADDR, addr, value)
|
|
||||||
|
|
||||||
bus.write_byte_data(IC_ADDR, N1_DIVIDER_UPDATE_ADDR, 1)
|
if not wait_for_lock(bus):
|
||||||
|
print("Error waiting for input clock or PLL lock")
|
||||||
|
else:
|
||||||
|
print("Input clock present and PLL locked")
|
||||||
|
|
||||||
for addr in n1_num_addr:
|
bus.write_byte_data(IC_ADDR, STATUS_STICKY, 0)
|
||||||
readback = bus.read_byte_data(IC_ADDR, addr)
|
|
||||||
print(f"Numerator buffer: 0x{readback:02x}")
|
|
||||||
|
|
||||||
for addr in n1_denom_addr:
|
# Final status check
|
||||||
readback = bus.read_byte_data(IC_ADDR, addr)
|
pll_locked = check_pll_status(bus)
|
||||||
print(f"Denominator buffer: 0x{readback:02x}")
|
xaxb_signal_present = check_los_status(bus)
|
||||||
|
|
||||||
bus.write_byte_data(IC_ADDR, PAGE_ADDR, 0x0) # setting page to page 0
|
if not pll_locked:
|
||||||
|
print("Error: PLL is not locked")
|
||||||
|
elif not xaxb_signal_present:
|
||||||
|
print("Error: XA/XB signal is lost")
|
||||||
|
else:
|
||||||
|
print("Si5340 configuration completed successfully")
|
||||||
|
|
||||||
if __name__ == "__main__":
|
if __name__ == "__main__":
|
||||||
configure_si5340()
|
configure_si5340()
|
Loading…
Reference in New Issue