mirror of https://github.com/m-labs/artiq.git
test_ad9910: don't expect large SYNC_IN delay margins
sinara-hw/Urukul#16 Signed-off-by: Robert Jördens <rj@quartiq.de>
This commit is contained in:
parent
e6efe830c4
commit
fcb611d1d2
|
@ -82,7 +82,9 @@ class AD9910Exp(EnvExperiment):
|
||||||
print(err)
|
print(err)
|
||||||
self.core.break_realtime()
|
self.core.break_realtime()
|
||||||
dly, win = self.dev.tune_sync_delay()
|
dly, win = self.dev.tune_sync_delay()
|
||||||
self.sync_scan(err, win=win + 1) # tighten window by 2*75ps
|
self.sync_scan(err, win=win)
|
||||||
|
# FIXME: win + 1 # tighten window by 2*75ps
|
||||||
|
# after https://github.com/sinara-hw/Urukul/issues/16
|
||||||
self.set_dataset("dly", dly)
|
self.set_dataset("dly", dly)
|
||||||
self.set_dataset("win", win)
|
self.set_dataset("win", win)
|
||||||
self.set_dataset("err", err)
|
self.set_dataset("err", err)
|
||||||
|
|
Loading…
Reference in New Issue