mirror of https://github.com/m-labs/artiq.git
Sayma: bypass dividers where possible to minimize noise (nb this changes the output skew).
This commit is contained in:
parent
7a0140ecb2
commit
c8935f7adf
|
@ -288,8 +288,11 @@ pub mod hmc7043 {
|
||||||
write(channel_base + 0x3, aphase & 0x1f);
|
write(channel_base + 0x3, aphase & 0x1f);
|
||||||
write(channel_base + 0x4, dphase & 0x1f);
|
write(channel_base + 0x4, dphase & 0x1f);
|
||||||
|
|
||||||
// No analog phase shift on clock channels
|
// bypass analog phase shift on clock channels to reduce noise
|
||||||
if (channel % 2) == 0 { write(channel_base + 0x7, 0x00); }
|
if (channel % 2) == 0 {
|
||||||
|
if divider != 0 { write(channel_base + 0x7, 0x00); } // enable divider
|
||||||
|
else { write(channel_base + 0x7, 0x03); } // bypass divider for lowest noise
|
||||||
|
}
|
||||||
else { write(channel_base + 0x7, 0x01); }
|
else { write(channel_base + 0x7, 0x01); }
|
||||||
|
|
||||||
write(channel_base + 0x8, 0x08)
|
write(channel_base + 0x8, 0x08)
|
||||||
|
|
Loading…
Reference in New Issue