mirror of https://github.com/m-labs/artiq.git
sayma: simplify Ultrascale LVDS T false path
Recommended by Xilinx.
This commit is contained in:
parent
359fb1f207
commit
9966e789fc
|
@ -299,8 +299,7 @@ def workaround_us_lvds_tristate(platform):
|
|||
# See:
|
||||
# https://forums.xilinx.com/t5/Timing-Analysis/Delay-890-ns-in-OBUFTDS-in-Kintex-UltraScale/td-p/868364
|
||||
platform.add_platform_command(
|
||||
"set_false_path -through [get_pins -filter {{REF_PIN_NAME == T}} -of [get_cells -filter {{REF_NAME == IOBUFDS}}]]"
|
||||
" -through [get_pins -filter {{REF_PIN_NAME == O}} -of [get_cells -filter {{REF_NAME == IOBUFDS}}]]")
|
||||
"set_false_path -through [get_pins -filter {{REF_PIN_NAME == T}} -of [get_cells -filter {{REF_NAME == IOBUFDS}}]]")
|
||||
|
||||
|
||||
class Master(MiniSoC, AMPSoC):
|
||||
|
|
Loading…
Reference in New Issue