mirror of https://github.com/m-labs/artiq.git
conda: bump migen, misoc
* xilinx ODDR2 SRTYPE * flterm leak * I/ODELAY VTC/reset sequencing * sayma SDRAM clock buffer LOC
This commit is contained in:
parent
4b3f408143
commit
65379b1f7a
|
@ -14,8 +14,8 @@ requirements:
|
||||||
run:
|
run:
|
||||||
- python >=3.5.3,<3.6
|
- python >=3.5.3,<3.6
|
||||||
- setuptools 33.1.1
|
- setuptools 33.1.1
|
||||||
- migen 0.7 py35_20+git1f82faa
|
- migen 0.7 py35_21+git881741b
|
||||||
- misoc 0.10 py35_0+gitd167deff
|
- misoc 0.10 py35_9+git103bb3a8
|
||||||
- jesd204b 0.5
|
- jesd204b 0.5
|
||||||
- microscope
|
- microscope
|
||||||
- binutils-or1k-linux >=2.27
|
- binutils-or1k-linux >=2.27
|
||||||
|
|
Loading…
Reference in New Issue