mirror of https://github.com/m-labs/artiq.git
urukul: fix typos
This commit is contained in:
parent
9bbb67c340
commit
222825d3a8
|
@ -427,7 +427,7 @@ class AD9910:
|
||||||
This method first locates a valid SYNC_IN delay at zero validation
|
This method first locates a valid SYNC_IN delay at zero validation
|
||||||
window size (setup/hold margin) by scanning around `search_seed`. It
|
window size (setup/hold margin) by scanning around `search_seed`. It
|
||||||
then looks for similar valid delays at successively larger validation
|
then looks for similar valid delays at successively larger validation
|
||||||
window sizes until none can be found. It then deacreses the validation
|
window sizes until none can be found. It then decreases the validation
|
||||||
window a bit to provide some slack and stability and returns the
|
window a bit to provide some slack and stability and returns the
|
||||||
optimal values.
|
optimal values.
|
||||||
|
|
||||||
|
|
|
@ -327,7 +327,7 @@ class CPLD:
|
||||||
and align it to the current RTIO timestamp.
|
and align it to the current RTIO timestamp.
|
||||||
|
|
||||||
The SYNC_IN signal is derived from the coarse RTIO clock
|
The SYNC_IN signal is derived from the coarse RTIO clock
|
||||||
and the divider must be a power of two two.
|
and the divider must be a power of two.
|
||||||
Configure ``sync_sel == 0``.
|
Configure ``sync_sel == 0``.
|
||||||
|
|
||||||
:param div: SYNC_IN frequency divider. Must be a power of two.
|
:param div: SYNC_IN frequency divider. Must be a power of two.
|
||||||
|
|
Loading…
Reference in New Issue