ad9154: merge csr spaces

This commit is contained in:
Robert Jördens 2016-10-06 15:32:06 +02:00
parent 4d87f0e9e0
commit 1193ba4bf4
6 changed files with 64 additions and 63 deletions

View File

@ -28,17 +28,17 @@ def ad9516_read(addr: TInt32) -> TInt32:
@syscall(flags={"nounwind", "nowrite"}) @syscall(flags={"nounwind", "nowrite"})
def jesd_enable(en: TInt32) -> TNone: def ad9154_jesd_enable(en: TInt32) -> TNone:
raise NotImplementedError("syscall not simulated") raise NotImplementedError("syscall not simulated")
@syscall(flags={"nounwind", "nowrite"}) @syscall(flags={"nounwind", "nowrite"})
def jesd_ready() -> TInt32: def ad9154_jesd_ready() -> TInt32:
raise NotImplementedError("syscall not simulated") raise NotImplementedError("syscall not simulated")
@syscall(flags={"nounwind", "nowrite"}) @syscall(flags={"nounwind", "nowrite"})
def jesd_prbs(prbs: TInt32) -> TNone: def ad9154_jesd_prbs(prbs: TInt32) -> TNone:
raise NotImplementedError("syscall not simulated") raise NotImplementedError("syscall not simulated")
@ -85,13 +85,13 @@ class AD9154:
@kernel @kernel
def jesd_enable(self, en): def jesd_enable(self, en):
"""Enables the JESD204B core startup sequence.""" """Enables the JESD204B core startup sequence."""
jesd_enable(en) ad9154_jesd_enable(en)
@kernel @kernel
def jesd_ready(self): def jesd_ready(self):
"""Returns `True` if the JESD links are up.""" """Returns `True` if the JESD links are up."""
return jesd_ready() return ad9154_jesd_ready()
@kernel @kernel
def jesd_prbs(self, prbs): def jesd_prbs(self, prbs):
jesd_prbs(prbs) ad9154_jesd_prbs(prbs)

View File

@ -11,7 +11,6 @@ ps = JESD204BPhysicalSettings(
m=4, # converters m=4, # converters
n=16, # bits/converter n=16, # bits/converter
np=16, # bits/sample np=16, # bits/sample
sc=250*1e6, # data clock, unused: FIXME
) )
ts = JESD204BTransportSettings( ts = JESD204BTransportSettings(
f=2, # octets/(lane and frame) f=2, # octets/(lane and frame)
@ -21,8 +20,6 @@ ts = JESD204BTransportSettings(
) )
jesd_settings = JESD204BSettings(ps, ts, did=0x5a, bid=0x5) jesd_settings = JESD204BSettings(ps, ts, did=0x5a, bid=0x5)
jesd_checksum = jesd_settings.get_configuration_data()[-1] jesd_checksum = jesd_settings.get_configuration_data()[-1]
jesd_data_freq = 250e6
jesd_linerate = 5e9
# external clk=2000MHz # external clk=2000MHz
# pclock=250MHz # pclock=250MHz
# deviceclock_fpga=500MHz # deviceclock_fpga=500MHz

View File

@ -441,10 +441,48 @@ class _PhaserCRG(Module, AutoCSR):
] ]
class AD9154(Module, AutoCSR):
def __init__(self, platform, rtio_crg):
ad9154_spi = platform.request("ad9154_spi")
self.submodules.spi = spi_csr.SPIMaster(ad9154_spi)
self.comb += [
ad9154_spi.en.eq(1),
platform.request("ad9154_txen", 0).eq(1),
platform.request("ad9154_txen", 1).eq(1),
]
sync_pads = platform.request("ad9154_sync")
jesd_sync = Signal()
self.specials += DifferentialInput(
sync_pads.p, sync_pads.n, jesd_sync)
ps = JESD204BPhysicalSettings(l=4, m=4, n=16, np=16)
ts = JESD204BTransportSettings(f=2, s=1, k=16, cs=1)
jesd_settings = JESD204BSettings(ps, ts, did=0x5a, bid=0x5)
jesd_linerate = 5e9
jesd_refclk_freq = 500e6
rtio_freq = 125*1000*1000
jesd_phys = [JESD204BPhyTX(
rtio_crg.refclk, jesd_refclk_freq,
platform.request("ad9154_jesd", i),
jesd_linerate, rtio_freq, i) for i in range(4)]
self.submodules += jesd_phys
for jesd_phy in jesd_phys:
platform.add_period_constraint(
jesd_phy.gtx.cd_tx.clk,
40/jesd_linerate*1e9)
platform.add_false_path_constraints(
rtio_crg.cd_rtio.clk,
jesd_phy.gtx.cd_tx.clk)
self.submodules.jesd_core = JESD204BCoreTX(
jesd_phys, jesd_settings, converter_data_width=32)
self.comb += self.jesd_core.start.eq(jesd_sync)
self.submodules.jesd_control = JESD204BCoreTXControl(self.jesd_core)
class Phaser(_NIST_Ions): class Phaser(_NIST_Ions):
mem_map = { mem_map = {
"ad9154_spi": 0x50000000, "ad9154": 0x50000000,
"jesd_control": 0x40000000,
} }
mem_map.update(_NIST_Ions.mem_map) mem_map.update(_NIST_Ions.mem_map)
@ -474,17 +512,6 @@ class Phaser(_NIST_Ions):
self.config["RTIO_REGULAR_TTL_COUNT"] = len(rtio_channels) self.config["RTIO_REGULAR_TTL_COUNT"] = len(rtio_channels)
ad9154_spi = self.platform.request("ad9154_spi")
self.submodules.ad9154_spi = spi_csr.SPIMaster(ad9154_spi)
self.register_kernel_cpu_csrdevice("ad9154_spi")
self.config["AD9154_DAC_CS"] = 1 << 0
self.config["AD9154_CLK_CS"] = 1 << 1
self.comb += [
ad9154_spi.en.eq(1),
self.platform.request("ad9154_txen", 0).eq(1),
self.platform.request("ad9154_txen", 1).eq(1),
]
self.config["RTIO_FIRST_SAWG_CHANNEL"] = len(rtio_channels) self.config["RTIO_FIRST_SAWG_CHANNEL"] = len(rtio_channels)
sawgs = [sawg.Channel(width=16, parallelism=4) for i in range(4)] sawgs = [sawg.Channel(width=16, parallelism=4) for i in range(4)]
self.submodules += sawgs self.submodules += sawgs
@ -500,36 +527,13 @@ class Phaser(_NIST_Ions):
# jesd_sysref = Signal() # jesd_sysref = Signal()
# self.specials += DifferentialInput( # self.specials += DifferentialInput(
# sysref_pads.p, sysref_pads.n, jesd_sysref) # sysref_pads.p, sysref_pads.n, jesd_sysref)
sync_pads = platform.request("ad9154_sync") to_rtio = ClockDomainsRenamer({"sys": "rtio"})
jesd_sync = Signal() self.submodules.ad9154 = to_rtio(AD9154(platform, self.rtio_crg))
self.specials += DifferentialInput( self.register_kernel_cpu_csrdevice("ad9154")
sync_pads.p, sync_pads.n, jesd_sync) self.config["AD9154_DAC_CS"] = 1 << 0
self.config["AD9154_CLK_CS"] = 1 << 1
ps = JESD204BPhysicalSettings(l=4, m=4, n=16, np=16, sc=250*1e6)
ts = JESD204BTransportSettings(f=2, s=1, k=16, cs=1)
jesd_settings = JESD204BSettings(ps, ts, did=0x5a, bid=0x5)
jesd_linerate = 5e9
jesd_refclk_freq = 500e6
rtio_freq = 125*1000*1000
jesd_phys = [JESD204BPhyTX(
self.rtio_crg.refclk, jesd_refclk_freq,
platform.request("ad9154_jesd", i),
jesd_linerate, rtio_freq, i) for i in range(4)]
self.submodules += jesd_phys
for jesd_phy in jesd_phys:
platform.add_period_constraint(
jesd_phy.gtx.cd_tx.clk,
40/jesd_linerate*1e9)
self.platform.add_false_path_constraints(
self.rtio_crg.cd_rtio.clk,
jesd_phy.gtx.cd_tx.clk)
self.submodules.jesd_core = JESD204BCoreTX(
jesd_phys, jesd_settings, converter_data_width=32)
self.comb += self.jesd_core.start.eq(jesd_sync)
self.submodules.jesd_control = JESD204BCoreTXControl(self.jesd_core)
self.register_kernel_cpu_csrdevice("jesd_control")
for i, ch in enumerate(sawgs): for i, ch in enumerate(sawgs):
conv = getattr(self.jesd_core.transport.sink, conv = getattr(self.ad9154.jesd_core.transport.sink,
"converter{}".format(i)) "converter{}".format(i))
# while at 5 GBps, take every second sample... FIXME # while at 5 GBps, take every second sample... FIXME
self.comb += conv.eq(Cat(ch.o[::2])) self.comb += conv.eq(Cat(ch.o[::2]))

View File

@ -54,19 +54,19 @@ uint8_t ad9516_read(uint16_t addr)
return ad9154_spi_data_read_read(); return ad9154_spi_data_read_read();
} }
void jesd_enable(int en) void ad9154_jesd_enable(int en)
{ {
jesd_control_enable_write(en); ad9154_jesd_control_enable_write(en);
} }
int jesd_ready(void) int ad9154_jesd_ready(void)
{ {
return jesd_control_ready_read(); return ad9154_jesd_control_ready_read();
} }
void jesd_prbs(int p) void ad9154_jesd_prbs(int p)
{ {
jesd_control_prbs_config_write(p); ad9154_jesd_control_prbs_config_write(p);
} }
#endif /* CONFIG_AD9154_DAC_CS */ #endif /* CONFIG_AD9154_DAC_CS */

View File

@ -10,9 +10,9 @@ uint8_t ad9154_read(uint16_t addr);
void ad9516_write(uint16_t addr, uint8_t data); void ad9516_write(uint16_t addr, uint8_t data);
uint8_t ad9516_read(uint16_t addr); uint8_t ad9516_read(uint16_t addr);
void jesd_enable(int en); void ad9154_jesd_enable(int en);
int jesd_ready(void); int ad9154_jesd_ready(void);
void jesd_prbs(int p); void ad9154_jesd_prbs(int p);
#endif #endif
#endif #endif

View File

@ -144,9 +144,9 @@ static const struct symbol runtime_exports[] = {
{"ad9154_read", &ad9154_read}, {"ad9154_read", &ad9154_read},
{"ad9516_write", &ad9516_write}, {"ad9516_write", &ad9516_write},
{"ad9516_read", &ad9516_read}, {"ad9516_read", &ad9516_read},
{"jesd_enable", &jesd_enable}, {"ad9154_jesd_enable", &ad9154_jesd_enable},
{"jesd_ready", &jesd_ready}, {"ad9154_jesd_ready", &ad9154_jesd_ready},
{"jesd_prbs", &jesd_prbs}, {"ad9154_jesd_prbs", &ad9154_jesd_prbs},
#endif #endif
/* end */ /* end */