Compare commits
No commits in common. "40eced01365c032829eecc4134047a18a73db624" and "05974f272d293bc9e4eb6342cd3e61fd8a438cbb" have entirely different histories.
40eced0136
...
05974f272d
|
@ -22,7 +22,7 @@ let
|
||||||
};
|
};
|
||||||
in
|
in
|
||||||
{
|
{
|
||||||
buildBitstream = { name, src, vivadoPath ? "/opt/Xilinx/Vivado/2018.3" }:
|
buildBitstream = { name, src, vivadoPath ? "/home/sb/opt/Xilinx/Vivado/2018.3" }:
|
||||||
pkgs.stdenv.mkDerivation {
|
pkgs.stdenv.mkDerivation {
|
||||||
inherit name src;
|
inherit name src;
|
||||||
phases = [ "buildPhase" ];
|
phases = [ "buildPhase" ];
|
||||||
|
|
|
@ -8,7 +8,7 @@ let
|
||||||
''
|
''
|
||||||
mkdir $out
|
mkdir $out
|
||||||
|
|
||||||
python ${./helloworld_kintex7.py} > $out/top.v
|
python ${./helloworld.py} > $out/top.v
|
||||||
|
|
||||||
cat > $out/top.xdc << EOF
|
cat > $out/top.xdc << EOF
|
||||||
set_property LOC K24 [get_ports serial_tx]
|
set_property LOC K24 [get_ports serial_tx]
|
|
@ -4,7 +4,7 @@ from nmigen.back import verilog
|
||||||
from heavycomps import uart
|
from heavycomps import uart
|
||||||
|
|
||||||
|
|
||||||
class Top(Elaboratable):
|
class Top:
|
||||||
def __init__(self, baudrate=115200):
|
def __init__(self, baudrate=115200):
|
||||||
self.baudrate = baudrate
|
self.baudrate = baudrate
|
||||||
self.clk156_p = Signal()
|
self.clk156_p = Signal()
|
|
@ -1,7 +1,7 @@
|
||||||
from nmigen import *
|
from nmigen import *
|
||||||
|
|
||||||
|
|
||||||
class RoundRobin(Elaboratable):
|
class RoundRobin:
|
||||||
def __init__(self, n):
|
def __init__(self, n):
|
||||||
self.n = n
|
self.n = n
|
||||||
self.request = Signal(n)
|
self.request = Signal(n)
|
||||||
|
|
|
@ -6,7 +6,7 @@ from nmigen.back.pysim import *
|
||||||
from heavycomps import uart
|
from heavycomps import uart
|
||||||
|
|
||||||
|
|
||||||
class Loopback(Elaboratable):
|
class Loopback:
|
||||||
def __init__(self, tuning_word=2**31):
|
def __init__(self, tuning_word=2**31):
|
||||||
self.tx = uart.RS232TX(tuning_word)
|
self.tx = uart.RS232TX(tuning_word)
|
||||||
self.rx = uart.RS232RX(tuning_word)
|
self.rx = uart.RS232RX(tuning_word)
|
||||||
|
|
|
@ -2,7 +2,7 @@ from nmigen import *
|
||||||
from nmigen.lib.cdc import MultiReg
|
from nmigen.lib.cdc import MultiReg
|
||||||
|
|
||||||
|
|
||||||
class RS232RX(Elaboratable):
|
class RS232RX:
|
||||||
def __init__(self, tuning_word):
|
def __init__(self, tuning_word):
|
||||||
self.rx = Signal()
|
self.rx = Signal()
|
||||||
self.data = Signal(8)
|
self.data = Signal(8)
|
||||||
|
@ -58,7 +58,7 @@ class RS232RX(Elaboratable):
|
||||||
return value
|
return value
|
||||||
|
|
||||||
|
|
||||||
class RS232TX(Elaboratable):
|
class RS232TX:
|
||||||
def __init__(self, tuning_word):
|
def __init__(self, tuning_word):
|
||||||
self.tx = Signal(reset=1)
|
self.tx = Signal(reset=1)
|
||||||
self.data = Signal(8)
|
self.data = Signal(8)
|
||||||
|
|
Loading…
Reference in New Issue